

# PM8921 Power Management IC

Device Specification 80-N4420-1 Rev. E November 20, 2011

Submit technical questions at: https://support.cdmatech.com

#### **Qualcomm Confidential and Proprietary**

**Restricted Distribution.** Not to be distributed to anyone who is not an employee of either Qualcomm or a subsidiary of Qualcomm without the express approval of Qualcomm's Configuration Management.

Not to be used, copied, reproduced in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm.

QUALCOMM is a registered trademark of QUALCOMM Incorporated in the United States and may be registered in other countries. Other product and brand names may be trademarks or registered trademarks of their respective owners. CDMA2000 is a registered certification mark of the Telecommunications Industry Association, used under license. ARM is a registered trademark of ARM Limited. QDSP is a registered trademark of QUALCOMM Incorporated in the United States and other countries.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

QUALCOMM Incorporated 5775 Morehouse Drive San Diego, CA 92121-1714 U.S.A.

Copyright © 2011 QUALCOMM Incorporated. All rights reserved.

## **Revision history**

Bars appearing in the left margin (as shown here) indicate where technical changes have occurred for this revision. The following table lists the technical content changes for all revisions.

| Revision | Date          | Description                                                                                                                                                                           |
|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α        | February 2011 | Initial release                                                                                                                                                                       |
| В        | April 2011    | ■ Updated Section 1.3.8 with height information                                                                                                                                       |
|          |               | ■ Updated Table 1-2 with height information                                                                                                                                           |
|          |               | ■ Updated Figure 3-6, Example high-level power sequence timing diagram                                                                                                                |
|          |               | <ul> <li>Updated Section 4.1 with height information</li> </ul>                                                                                                                       |
|          |               | ■ Added Figure 4-1 (obsolete in Revision C), 251-NSP (7.8 × 7.8 × 0.88 mm) package outline drawing                                                                                    |
|          |               | <ul> <li>Added Figure 6-1 (obsolete in Revision C), Recommended 251 NSP land<br/>pattern, and Figure 6-2 (obsolete in Revision C), Recommended 251 NSP<br/>stencil pattern</li> </ul> |
|          |               | ■ Updated Section 7.2 with height information                                                                                                                                         |
| С        | July 2011     | <ul> <li>Changed erroneous references to the PM8058 device throughout to PM8921<br/>device</li> </ul>                                                                                 |
|          |               | ■ Modified the IC interfaces in Figure 1-1                                                                                                                                            |
|          |               | <ul> <li>Removed PA range controls from Section 1.3.6</li> </ul>                                                                                                                      |
|          |               | ■ Updated Table 1-2                                                                                                                                                                   |
|          |               | □ Changed USB over-voltage protection from 28 V to 30 V                                                                                                                               |
|          |               | □ Updated 19.2 MHz oscillator support in the General housekeeping section                                                                                                             |
|          |               | □ Updated the PM8921 capability description of UIM support                                                                                                                            |
|          |               | □ Removed entry for PA controller from the IC-level interfaces section                                                                                                                |
|          |               | ■ Changed pin assignment G17 from USB_VBUS to PHY_VBUS in Figure 2-1                                                                                                                  |
|          |               | ■ Updated V_XX and V_YY in the Pad voltage groupings section in Table 2-1                                                                                                             |
|          |               | <ul> <li>Changed pins B7, D8, D6, and D7 in Figure 2-2 from analog to digital; changed<br/>pins D7 and D8 from pad type AO to DO</li> </ul>                                           |
|          |               | ■ Updated pin G17 in Table 2-3                                                                                                                                                        |
|          |               | ■ Updated Table 2-5                                                                                                                                                                   |
|          |               | <ul> <li>In the Analog multiplexer and HK/XO ADC circuits section, updated the<br/>description of pin H14 and deleted rows for pins F13, D14, E14, and P14</li> </ul>                 |
|          |               | □ Updated pins H7, J7, K7, N6, J14, and L7                                                                                                                                            |
|          |               | <ul> <li>Changed pins in the 32.768 kHz XTAL, sleep clock, and MP3 clock circuits<br/>section</li> </ul>                                                                              |
|          |               | □ Updated the VREF output section                                                                                                                                                     |
|          |               | <ul> <li>Updated pins in the Current drivers section of Table 2-6</li> </ul>                                                                                                          |

| Revision | Date           | Description                                                                                                                                                |
|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С        | July 2011      | ■ Updated Table 2-7                                                                                                                                        |
| (cont.)  |                | <ul> <li>Updated pins in the Poweron circuits section</li> </ul>                                                                                           |
|          |                | <ul> <li>Deleted the row for pin P8 from the Primary PM/modem IC interface signals<br/>section</li> </ul>                                                  |
|          |                | □ Added pins P10 and R11 to the UIM interfaces section                                                                                                     |
|          |                | □ Added pins P11 and D7 to the UART multiplexing section                                                                                                   |
|          |                | ■ Updated Table 2-8                                                                                                                                        |
|          |                | <ul> <li>Removed obsolete pad information from the MPPs section</li> </ul>                                                                                 |
|          |                | <ul> <li>Updated pin information for GPIO_1 through GPIO_44</li> </ul>                                                                                     |
|          |                | <ul> <li>Updated the first note below Table 2-8</li> </ul>                                                                                                 |
|          |                | ■ Updated pin K5 in Table 2-10                                                                                                                             |
|          |                | ■ Updated V <sub>bat</sub> Table 3-1                                                                                                                       |
|          |                | ■ Updated V <sub>ovp</sub> in Table 3-2                                                                                                                    |
|          |                | ■ Updated power supply currents in Table 3-3                                                                                                               |
|          |                | ■ Added V <sub>weak</sub> info to Table 3-8                                                                                                                |
|          |                | ■ Added Table 3-9                                                                                                                                          |
|          |                | <ul> <li>Added footnote to Table 3-16</li> </ul>                                                                                                           |
|          |                | <ul> <li>Replaced all the values in Table 3-19</li> </ul>                                                                                                  |
|          |                | <ul> <li>Removed one entry for Overall error from Table 3-24</li> </ul>                                                                                    |
|          |                | <ul> <li>Added text about LVS 1, 3, 4, 5, 6, and 7 to Section 3.6.7</li> </ul>                                                                             |
|          |                | <ul> <li>Modified the ATC current driver sub-heading in Table 3-45</li> </ul>                                                                              |
|          |                | ■ Added Table 3-51                                                                                                                                         |
|          |                | <ul> <li>Updated Section 4.1 to include a link to the package outline drawing (NT90)</li> </ul>                                                            |
|          |                | ■ Updated Table 4-2                                                                                                                                        |
|          |                | <ul> <li>Updated Section 6.1 to include links to the land/stencil drawing (LS90), and the<br/>daisy chain interconnect drawing (DS90)</li> </ul>           |
| D        | September 2011 | <ul> <li>Revised the document title of the referenced schematic in Section 1.2</li> </ul>                                                                  |
|          |                | <ul> <li>Revised general housekeeping features details in Section 1.3.4</li> </ul>                                                                         |
|          |                | <ul> <li>Revised the V_XX symbol description in Table 2-1, I/O description (pad type)<br/>parameters</li> </ul>                                            |
|          |                | <ul> <li>Revised Table 2-2, Expected maximum currents at PI and PO pad types</li> <li>Changed the function of pads A7, B7, and B6 from SO to S1</li> </ul> |
|          |                | □ Changed the function of pads A13, B13, and B14 from S1 to S2                                                                                             |
|          |                | ■ Revised Table 2-5, Pin descriptions – general housekeeping functions                                                                                     |
|          |                | <ul> <li>Changed the pad R13 name from MP3_CLK to MP3_CLK1</li> </ul>                                                                                      |
|          |                | <ul> <li>Changed the pad N14 name from MP3_CLK to MP3_CLK2</li> </ul>                                                                                      |
|          |                | <ul> <li>Revised Table 2-8, Pin descriptions – configurable input/output functions</li> <li>Added AI to the pad type of the MPPs</li> </ul>                |
|          |                | <ul> <li>Revised P10 (GPIO_36) pad function and description from UART_M_TX to<br/>UIM1_RMV_DET_N</li> </ul>                                                |
|          |                | <ul> <li>Revised R11 (GPIO_37) pad function and description from UART_M_RX to<br/>UIM2_RMV_DET_N</li> </ul>                                                |
|          |                | <ul> <li>Revised Table 3-2, Recommended operating conditions</li> </ul>                                                                                    |
|          |                | □ Revised VOVP and VDCIN values                                                                                                                            |
|          |                | □ Removed VUSBIN                                                                                                                                           |
|          |                | <ul> <li>Revised the XTAL on typical value and added XTAL off values to the ICOIN<br/>parameter and in Table 3-3, DC power supply currents</li> </ul>      |

| Revision | Date           | Description                                                                                                                                                                                   |
|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D        | September 2011 | ■ Revised Table 3-5, Supply detection performance specifications                                                                                                                              |
| (cont.)  |                | <ul> <li>Removed the PMIC user guide document reference from Section 3.5.3.1, Main<br/>battery charging</li> </ul>                                                                            |
|          |                | <ul> <li>Revised the BPD-comparator debounce typical values in Table 3-8, Battery<br/>interface specifications</li> </ul>                                                                     |
|          |                | ■ Removed Battery FET detection threshold information from Table 3-13                                                                                                                         |
|          |                | ■ Revised Table 3-15, Sense resistor requirements and insense accuracy                                                                                                                        |
|          |                | <ul> <li>Revised specified range (V) for regulators L12, L15, and L17; removed L13;<br/>and added a footnote to L6 in Table 3-18, Output power management summar</li> </ul>                   |
|          |                | ■ Removed various footnotes for the following tables: Table 3-22, Table 3-23, Table 3-26, and Table 3-34                                                                                      |
|          |                | <ul> <li>Removed channel 3 details from Table 3-34, Analog multiplexer and scaling<br/>functions</li> </ul>                                                                                   |
|          |                | <ul> <li>Removed Table 3-38, XO controllers, buffers, and circuits performance<br/>specifications</li> </ul>                                                                                  |
|          |                | ■ Revised Table 3-37, Specifications for XO_OUT_D0 and XO_OUT_D1                                                                                                                              |
|          |                | ■ Revised Section 3.7.3, System clocks                                                                                                                                                        |
|          |                | ■ Revised the document reference in Section 3.8.1, Light pulse generator                                                                                                                      |
|          |                | <ul> <li>Added pulse-width modulation frequency details to Section 3.8.2, LPG<br/>controllers (digital driver outputs)</li> </ul>                                                             |
|          |                | ■ Revised Table 3-49, Poweron circuit performance specifications                                                                                                                              |
|          |                | □ Revised sequence time intervals values for t(reg0)                                                                                                                                          |
|          |                | <ul> <li>Removed the document reference</li> </ul>                                                                                                                                            |
|          |                | <ul> <li>Revised the footnote for t(reg1) regarding the inclusion of keypad debounce<br/>time</li> </ul>                                                                                      |
|          |                | ■ Added Table 3-53, Special GPIO default state details                                                                                                                                        |
|          |                | <ul> <li>Revised the title of Figure 3-5, Example high-level power sequence timing<br/>diagram for PM8921 IC when paired with MSM8960 IC (OPT1 = VDD, OPT2 =<br/>Hi-Z, OPT3 = VDD)</li> </ul> |
|          |                | <ul> <li>Removed the document reference in Section 3.9.2, SSBI and the interrupt<br/>managers</li> </ul>                                                                                      |
|          |                | <ul> <li>Revised Table 4-2, Device identification code/ordering information details with<br/>additional code information</li> </ul>                                                           |
| Е        | November 2011  | ■ Added note to GPIO_42 and GPIO_43 in Table 2-8                                                                                                                                              |
|          |                | ■ Updated I <sub>COIN</sub> parameter entry in Table 3-3                                                                                                                                      |
|          |                | ■ Removed charger removal detection item in Table 3-5                                                                                                                                         |
|          |                | ■ Table 3-6                                                                                                                                                                                   |
|          |                | <ul> <li>Changed unit for battery charge current programmable range</li> </ul>                                                                                                                |
|          |                | □ Updated footnotes                                                                                                                                                                           |
|          |                | ■ Added Figure 3-2 and Table 3-8                                                                                                                                                              |
|          |                | ■ Added text to Section 3.5.3.2                                                                                                                                                               |
|          |                | ■ Added Figure 3-3 and Figure 3-10                                                                                                                                                            |
|          |                | ■ Updated Irated (mA) number for regulator S3 in Table 3-18                                                                                                                                   |
|          |                | ■ Added Figure 3-3 and Figure 3-4                                                                                                                                                             |
|          |                | ■ Updated Section 3.6.3.1                                                                                                                                                                     |
|          |                | ■ Updated Table 3-22                                                                                                                                                                          |
|          |                | ■ Updated Section 3.6.4                                                                                                                                                                       |
|          |                | ■ Updated Table 3-25 and Table 3-28                                                                                                                                                           |
|          |                | ■ Deleted previous Table 3-42                                                                                                                                                                 |

| Revision | Date          |   | Description                                              |  |
|----------|---------------|---|----------------------------------------------------------|--|
| E        | November 2011 | • | Renamed current Table 3-42                               |  |
| (cont.)  |               | • | Deleted previous Table 3-43                              |  |
|          |               | • | Added LPG channel assignment to the end of Section 3.8.1 |  |
|          |               | - | Updated t(reg0) comment in Table 3-49                    |  |

# **Contents**

| 1 | Intr | oduction                                         | 12  |
|---|------|--------------------------------------------------|-----|
|   | 1.1  | Documentation overview                           | 12  |
|   | 1.2  | PM8921 IC introduction                           |     |
|   | 1.3  | PM8921 IC features                               | 15  |
|   |      | 1.3.1 New features integrated into the PM8921 IC | 15  |
|   |      | 1.3.2 Input power management features            | 16  |
|   |      | 1.3.3 Output power management                    | 16  |
|   |      | 1.3.4 General housekeeping features              | 17  |
|   |      | 1.3.5 User interface features                    | 17  |
|   |      | 1.3.6 IC-level interface features                | 18  |
|   |      | 1.3.7 Configurable I/O features                  | 18  |
|   |      | 1.3.8 Package features                           | 18  |
|   |      | 1.3.9 Summary of key PM8921 features             | 19  |
|   | 1.4  | Terms and acronyms                               | 21  |
|   | 1.5  | Special marks                                    | 23  |
| 2 | Din  | <b>Definitions</b>                               | 2.4 |
| _ | 2.1  | I/O parameter definitions                        |     |
|   | 2.1  | •                                                |     |
|   | 2.2  | Pin descriptions                                 | 30  |
| 3 | Ele  | ctrical Specifications                           | 47  |
|   | 3.1  | Absolute maximum ratings                         | 47  |
|   | 3.2  | Recommended operating conditions                 | 47  |
|   | 3.3  | DC power consumption                             | 48  |
|   | 3.4  | Digital logic characteristics                    | 50  |
|   | 3.5  | Input power management                           | 50  |
|   |      | 3.5.1 Wall charging over-voltage protection      | 50  |
|   |      | 3.5.2 External supply detection                  | 50  |
|   |      | 3.5.3 SMBC                                       | 52  |
|   |      | 3.5.4 BMS                                        | 62  |
|   |      | 3.5.5 Coincell charging                          | 66  |
|   | 3.6  | Output power management                          | 67  |
|   |      | 3.6.1 Reference circuit                          | 70  |
|   |      | 3.6.2 Buck SMPS                                  | 70  |

4

5

|            | 3.6.3      | Linear regulators                                  | 75    |
|------------|------------|----------------------------------------------------|-------|
|            | 3.6.4      | PMOS LDO                                           | 77    |
|            | 3.6.5      | NMOS LDO                                           | 81    |
|            | 3.6.6      | NCP                                                | 83    |
|            | 3.6.7      | Voltage switches                                   | 84    |
|            | 3.6.8      | Internal voltage regulator connections             | 86    |
| 3.7        | General h  | nousekeeping                                       | 87    |
|            | 3.7.1      | Analog multiplexer and scaling circuits            | 87    |
|            | 3.7.2      | HK/XO ADC circuit                                  | 90    |
|            | 3.7.3      | System clocks                                      | 90    |
|            | 3.7.4      | Realtime clock                                     | 95    |
|            | 3.7.5      | Overtemperature protection (smart thermal control) |       |
| 3.8        | User inte  | rfaces                                             | 97    |
|            | 3.8.1      | Light pulse generator                              | 97    |
|            | 3.8.2      | LPG controllers (digital driver outputs)           | 97    |
|            | 3.8.3      | Current drivers                                    |       |
|            | 3.8.4      | Vibration motor driver                             |       |
|            | 3.8.5      | One-touch headset control and MIC bias             |       |
|            | 3.8.6      | External switch detection                          | . 100 |
|            | 3.8.7      | Keypad interface                                   | . 100 |
|            | 3.8.8      | Joystick support                                   |       |
| 3.9        | IC-level i | interfaces                                         |       |
|            | 3.9.1      | Poweron circuits and the power sequences           | . 101 |
|            | 3.9.2      | SSBI and the interrupt managers                    |       |
|            | 3.9.3      | UIM support                                        |       |
|            | 3.9.4      | UART multiplexing                                  |       |
| 3.10       | General-   | purpose input/output specifications                |       |
| 3.11       |            | pose pin specifications                            |       |
|            |            |                                                    |       |
| Mec        |            | Information                                        |       |
| 4.1        | Device pl  | hysical dimensions                                 | . 109 |
| 4.2        | Device m   | narking                                            | . 110 |
| 4.3        | Device of  | rdering information                                | . 111 |
| 4.4        | Device m   | noisture-sensitivity level                         | . 112 |
| 4.5        | Thermal    | characteristics                                    | . 112 |
| Ohio       | !          | anana and Handling                                 | 110   |
|            |            | orage, and Handling                                |       |
| 5.1        |            | T. 1.1.6                                           |       |
|            | 5.1.1      | Tape and reel information                          |       |
| <i>-</i> - | 5.1.2      | Packing for shipment (including barcode label)     |       |
| 5.2        | •          |                                                    |       |
|            | 5.2.1      | Storage conditions                                 |       |
| <i>5</i> 0 | 5.2.2      | Out-of-bag duration                                |       |
| 5.3        | Handling   | Г                                                  | . 115 |

|   |     | 5.3.1 Baking                                                        | 115 |
|---|-----|---------------------------------------------------------------------|-----|
|   |     | 5.3.2 Electrostatic discharge                                       | 115 |
| 6 | PCE | B Mounting Guidelines                                               | 116 |
|   | 6.1 | Land pattern, stencil design, and daisy-chain interconnect drawings | 116 |
|   | 6.2 | SMT development and characterization                                | 117 |
|   | 6.3 | SMT peak package body temperature                                   | 118 |
|   | 6.4 | SMT process verification                                            | 118 |
| 7 | Par | t Reliability                                                       | 119 |
|   | 7.1 | Reliability qualification summary                                   | 119 |
|   | 7.2 | Oualification sample description                                    |     |

### **Figures**

| Figure 1-1       | High-level PM8921 IC functional block diagram                                                                         | . 14 |
|------------------|-----------------------------------------------------------------------------------------------------------------------|------|
| Figure 2-1       | PM8921 IC pin assignments (top view)                                                                                  | . 25 |
| Figure 2-2       | Definitions of pin table parameters                                                                                   | . 29 |
| Figure 3-1       | LED connected to the ATC_LED pin                                                                                      | . 54 |
| Figure 3-2       | Charging flow diagram                                                                                                 | . 56 |
|                  | BTM diagram                                                                                                           |      |
| Figure 3-4       | Hysteresis                                                                                                            | . 63 |
| _                | Sample measured efficiency of S4 HF SMPS in PWM mode using a Cyntec induc                                             |      |
| Figure 3-4<br>74 | Sample measured efficiency of S5 FT SMPS in PWM mode using a Cyntec induc                                             | tor  |
| Figure 3-5       | Multiplexer offset and gain errors                                                                                    | . 89 |
| Figure 3-6       | Analog multiplexer load condition for settling time specification                                                     | . 90 |
|                  | Example high-level power sequence timing diagram for PM8921 IC when paired v IC (OPT1 = VDD, OPT2 = Hi-Z, OPT3 = VDD) |      |
| Figure 4-1       | PM8921 device marking (top view – not to scale)                                                                       | 110  |
| Figure 4-2       | Device identification code                                                                                            | 111  |
| Figure 5-1       | Carrier tape drawing with part orientation                                                                            | 113  |
| Figure 5-2       | Carrier tape drawing with part orientation                                                                            | 114  |

#### **Tables**

| Table 1-1 Primary PM8921 device documentation                           | . 12 |
|-------------------------------------------------------------------------|------|
| Table 1-2 Key PM8921 features                                           | 19   |
| Table 1-3 Terms and acronyms                                            | 21   |
| Table 1-4 Special marks                                                 |      |
| Table 2-1 I/O description (pad type) parameters                         | . 26 |
| Table 2-2 Expected maximum currents at PI and PO pad types              | 28   |
| Table 2-3 Pin descriptions – input power management functions           | 30   |
| Table 2-4 Pin descriptions – output power management functions          |      |
| Table 2-5 Pin descriptions – general housekeeping functions             |      |
| Table 2-6 Pin descriptions – user interface functions                   |      |
| Table 2-7 Pin descriptions – IC-level interface functions               | . 39 |
| Table 2-8 Pin descriptions – configurable input/output functions        | 41   |
| Table 2-9 Pin descriptions – no connect, do not connect, and reserved   |      |
| Table 2-10 Pin descriptions – input DC power                            | 45   |
| Table 2-11 Pin descriptions – grounds                                   | 46   |
| Table 3-1 Absolute maximum ratings                                      |      |
| Table 3-2 Recommended operating conditions                              |      |
| Table 3-3 DC power supply currents                                      |      |
| Table 3-4 Digital I/O characteristics                                   |      |
| Table 3-5 Supply detection performance specifications                   |      |
| Table 3-6 SMBC specifications                                           |      |
| Table 3-7 Trickle charging performance specifications                   |      |
| Table 3-8 SMBC exception handling                                       |      |
| Table 3-9 Battery interface specifications                              |      |
| Table 3-10 BTM calculations                                             |      |
| Table 3-11 Battery voltage alarm performance specifications             |      |
| Table 3-12 UVLO performance specifications                              |      |
| Table 3-13 SMPL performance specifications                              |      |
| Table 3-14 External battery P-channel MOSFET specifications             | 64   |
| Table 3-15 External MOSFET driver specifications                        |      |
| Table 3-16 Battery fuel gauge specifications                            |      |
| Table 3-17 Sense resistor requirements and insense accuracy             | 65   |
| Table 3-18 VDD collapse protection performance specifications           |      |
| Table 3-19 Coincell charging performance specifications                 | 66   |
| Table 3-20 Output power management summary                              |      |
| Table 3-21 Voltage reference performance specifications                 |      |
| Table 3-22 HF-SMPS performance specifications                           |      |
| Table 3-23 2000 mA FT-SMPS performance specifications                   | 73   |
| Table 3-24 Linear regulator performance specifications – 1200 mA rating | . 75 |
| Table 3-25 LDO regulator specifications                                 | . 77 |
| Table 3-26 LDO regulator typical specifications                         | 80   |

| Table 3-27 LDO regulator specifications for vreg_xo and vreg_rfclk · · · · · · · · · · · · · · · · · · · | . 80 |
|----------------------------------------------------------------------------------------------------------|------|
| Table 3-28 Linear regulator performance specifications – 150 mA rating                                   | 81   |
| Table 3-29 LDO regulator typical specifications                                                          | 83   |
| Table 3-30 NCP regulator performance specifications                                                      | 83   |
| Table 3-31 100 mA low-voltage switch specifications                                                      | 84   |
| Table 3-32 300 mA low-voltage switch specifications                                                      | 84   |
| Table 3-33 100 mA MVS (HDMI) switch specifications                                                       | 85   |
| Table 3-34 500 mA MVS (OTG) switch specifications                                                        | 85   |
| Table 3-35 Internal voltage regulator connections                                                        | 86   |
| Table 3-36 Analog multiplexer and scaling functions                                                      |      |
| Table 3-37 Analog multiplexer performance specifications                                                 | 88   |
| Table 3-38 HK/XO ADC performance specifications                                                          | 90   |
| Table 3-39 Specifications for XO_OUT_D0 and XO_OUT_D1                                                    |      |
| Table 3-40 Typical 19.2 MHz crystal specifications (2520 size)                                           |      |
| Table 3-41 Specifications for XO_OUT_A0, XO_OUT_A1, and XO_OUT_A2                                        |      |
| Table 3-42 Typical 32 kHz crystal specification                                                          |      |
| Table 3-43 RC oscillator performance specifications                                                      |      |
| Table 3-44 RTC performance when using calRC, XO, and 32 kHz performance                                  |      |
| Table 3-45 Current driver performance specifications                                                     |      |
| Table 3-46 Vibration motor driver performance specifications                                             |      |
| Table 3-47 HSED and MIC bias performance specifications                                                  |      |
| Table 3-48 Keypad interface performance specifications                                                   |      |
| Table 3-49 Poweron circuit performance specifications                                                    |      |
| Table 3-50 UIM signal paths                                                                              |      |
| Table 3-51 PM8921 UART functions                                                                         |      |
| Table 3-52 Programmable GPIO configurations                                                              |      |
| Table 3-53 Special GPIO default state details                                                            |      |
| Table 3-54 VOL and VOH for different driver strengths                                                    |      |
| Table 3-55 Multipurpose pin performance specifications                                                   |      |
| Table 3-56 MPP pairs                                                                                     |      |
| Table 4-1 Part marking line descriptions                                                                 |      |
| Table 4-2 Device identification code/ordering information details                                        |      |
| Table 4-3 Source configuration code                                                                      |      |
| Table 4-4 Device thermal resistance                                                                      |      |
| Table 6-1 Qualcomm typical SMT reflow profile conditions (for reference only)                            |      |
| Table 7-1 PM8921 IC reliability evaluation                                                               | 119  |

# Introduction

#### 1.1 **Documentation overview**

Technical information for the PM8921<sup>TM</sup> IC is covered by the documents listed in Table 1-1, and should be studied for a thorough understanding of the IC and its applications. The device introduction given in Section 1.2 is a good place to start. All released PM8921 documents are posted on the CDMATech Support Website (https://support.cdmatech.com) and are available for download.

Table 1-1 Primary PM8921 device documentation

| Document number | Title/description                                                                                                                                                                                                                                                                                             |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 80-N4420-1      | PM8921 Power Management IC Device Specification                                                                                                                                                                                                                                                               |
| (this document) | Provides all PM8921 IC electrical and mechanical specifications. Additional material includes pin assignment definitions; shipping, storage, and handling instructions; PCB mounting guidelines; and part reliability. This document can be used by company purchasing departments to facilitate procurement. |
| 80-N4420-4      | PM8921 Power Management IC Device Revision Guide                                                                                                                                                                                                                                                              |
|                 | Provides a history of PM8921 IC revisions. This document explains how to identify the various IC revisions, and discusses known issues (or bugs) for each revision and how to work around them.                                                                                                               |
| 80-N1622-5      | MSM8960 Chipset (RTR860x, PM8921, WCD9310, WCN3660) Schematics and Design Guidelines                                                                                                                                                                                                                          |
|                 | ■ Schematic diagram for an MSM8960 <sup>™</sup> device-based reference design and its parts list.                                                                                                                                                                                                             |
|                 | ■ Detailed functional and interface descriptions for all chipset ICs:                                                                                                                                                                                                                                         |
|                 | □ MSM8960 modem IC                                                                                                                                                                                                                                                                                            |
|                 | □ RTR8600™/RTR8601™/RTR8605™ RF transceiver IC                                                                                                                                                                                                                                                                |
|                 | □ PM8921 power management IC                                                                                                                                                                                                                                                                                  |
|                 | □ WCD9310 audio codec IC                                                                                                                                                                                                                                                                                      |
|                 | □ WCN3660 wireless connectivity IC                                                                                                                                                                                                                                                                            |
|                 | Key design guidelines for the chipset are illustrated and explained, including:                                                                                                                                                                                                                               |
|                 | □ DC power distribution                                                                                                                                                                                                                                                                                       |
|                 | □ PCB layout guidelines                                                                                                                                                                                                                                                                                       |
|                 | <ul> <li>External component recommendations</li> </ul>                                                                                                                                                                                                                                                        |
|                 | □ Troubleshooting techniques                                                                                                                                                                                                                                                                                  |

This PM8921 device specification is organized as follows:

| Chapter 1 | Provides an overview of PM8921 IC documentation, shows a high-level PM8921 IC functional block diagram, lists the device features, and lists terms and acronyms used throughout this document. |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chapter 2 | Defines the IC pin assignments.                                                                                                                                                                |
| Chapter 3 | Defines the IC electrical performance specifications, including absolute maximum ratings and recommended operating conditions.                                                                 |
| Chapter 4 | Provides IC mechanical information, including dimensions, markings, ordering information, moisture sensitivity, and thermal characteristics.                                                   |
| Chapter 5 | Discusses shipping, storage, and handling of PM8921 devices.                                                                                                                                   |
| Chapter 6 | Presents procedures and specifications for mounting the PM8921 device onto printed circuit boards (PCBs).                                                                                      |
| Chapter 7 | Presents PM8921 IC reliability data, including definitions of the qualification samples and a summary of qualification test results.                                                           |

### 1.2 PM8921 IC introduction

The PM8921 device (Figure 1-1) integrates all wireless handset power management, general housekeeping, and user interface support functions into a single mixed-signal IC. Its versatile design is suitable for CDMA, UMTS, and GSM phones, and other wireless products, such as data cards and PDAs.

This mixed-signal BiCMOS device is available in the 251-pin nano-scale package (NSP) that includes several ground pins.

Since the PM8921 IC includes so many diverse functions, its operation is more easily understood by considering major functional blocks individually. Therefore, the PM8921 document-set is organized by the following device functionality:

- Input power management
- Output power management
- General housekeeping
- User interfaces
- IC interfaces
- Configurable pins either MPPs or GPIOs that can be configured to function within some of the other categories

Most of the information contained in this device specification is organized accordingly – including the circuit groupings within the block diagram (Figure 1-1), pin descriptions (Chapter 2), and detailed electrical specifications (Chapter 3).

See the MSM8960, PM8921, and WCD9310 Baseband Reference Schematic (80-N1622-41) for more detailed descriptions of each PM8921 IC function and interface.



Figure 1-1 High-level PM8921 IC functional block diagram

#### 1.3 PM8921 IC features

NOTE Some hardware features integrated within the PM8921 IC must be enabled through the modem IC software. See the latest version of the applicable software release notes to identify the enabled PMIC features.

#### 1.3.1 New features integrated into the PM8921 IC

- Dual-charger support
  - □ Fully integrated 30 V USB over-voltage protection
  - □ 30 V wall charger OVP (external OVP FET required)
- A switched-mode battery charger (SMBC) for better efficiency than linear charging
- Auto-trickle charging (ATC) LED supply; supplements ATC current driver
- Battery fuel gauge for accurate management of battery resources
- High-frequency switched mode power supply (HF-SMPS) *and* fast transient switched mode power supply (FT-SMPS) circuits
  - □ Six HF SMPS with auto mode and switching frequencies up to 6.4 MHz
  - ☐ Two FT-SMPS circuits power high performance application processor cores that exhibit highly dynamic load changes
    - − High output current rating 2 A
    - Adaptive and static processor supply voltage control
- Forward clock input from the Mobile Station Modem<sup>TM</sup> (MSM<sup>TM</sup>) device allows communications, even when the PMIC XO is off
- *Five* 19.2 MHz XO outputs with independent controls (three low noise and two low power)
- Additional clock outputs to support peripherals with divided down 19.2 MHz clock output options
- 44 configurable GPIO pins (plus 12 MPPs); example GPIO/MPP configurations include:
  - $\square$  8 × 18 keypad interface and joystick support
  - □ Level-shifting and UIM detection
  - □ Extra sleep clock outputs
  - □ UART multiplexing
  - □ External SMPS enable output
  - □ LPG outputs
  - ☐ External switch detection (supporting headset and flip switches)

#### 1.3.2 Input power management features

- Dual-charger support
  - □ Fully integrated 30 V USB over-voltage protection
  - □ 30 V wall charger OVP (external OVP FET required)
- Valid external supply attachment and removal detection
- SMBC for better efficiency than linear charging
  - □ Four regulation control loops: USB input current, DC\_IN input voltage, VPH\_PWR output voltage, and battery current
- Supports lithium-ion and lithium-ion polymer
- Automated charging modes that allow PMIC battery charging with less software intervention
- Trickle, constant current, and constant voltage charging of the main battery
- ATC LED supply; supplements ATC current driver
- An expanded battery monitoring system (BMS) that includes a battery fuel gauge for accurate management of battery resources
- External battery MOSFET is optional
- Supports coincell backup battery or keep-alive capacitor (including charging)
- Battery voltage alarms with programmable thresholds
- VDD collapse protection
- Under-voltage lockout (UVLO) protection
- Automated recovery from sudden momentary power loss (SMPL)

### 1.3.3 Output power management

- Eight buck (step-down) switched-mode power supply circuits
  - □ Six high-frequency (HF-SMPS) circuits rated for 1.5 A each
  - □ Two fast transient (FT-SMPS) circuits rated for 2 A each
- One negative charge pump (NCP) power supply (-1.8 V for headset circuits)
- 28 low-dropout regulator circuits with programmable output voltages, supporting a wide range of current ratings: 1.2 A (5), 600 mA (2), 300 mA (4), 150 mA (13), and 50 mA (2); in addition, there are two low-noise low-dropout (LDO) regulators for the clock system.
- Seven low-voltage switches and two medium voltage switches for power supply gating to external circuits
  - □ Soft-start feature reduces in-rush current and avoids voltage drops at the source regulator
  - □ Over-current protection
- Supports dynamic voltage scaling (DVS) on key regulators

- Regulators can be individually enabled/disabled for power savings
- Low-power mode available on all regulators but the NCP
- All regulated outputs are derived from a common bandgap reference and trimmed for ±1% accuracy

#### 1.3.4 General housekeeping features

- ADC input switches and analog multiplexing selects from several possible inputs (including MPPs)
- Input scaling increases the effective ADC resolution
- Dedicated on-chip HK/XO ADC for monitoring XO temperature and other housekeeping (HK) functions
- ADC arbiter to handle multiple simultaneous conversion requests
- 19.2 MHz XO circuitry and algorithms
- Five 19.2 MHz XO outputs with independent controllers
  - ☐ Three low-noise outputs; two low-power outputs
  - □ Enables XO warm-up, synchronization, deglitching, and buffering
- HS-USB support with 19.2 MHz reference clock output
- MP3 support with 2.4 MHz clock output in a low-power mode
- 32.768 kHz sleep crystal support
- Optional elimination of the 32.768 kHz XTAL
- On-chip RC oscillator for backup; oscillator detectors and automated switch-over
- One dedicated sleep clock output plus two configurable GPIOs for two more
- Realtime clock for tracking time and generating associated alarms
- On-chip adjustments minimize crystal oscillator frequency errors
- Multistage over-temperature protection (smart thermal control)
- Buffered reference voltage outputs via configurable MPPs

#### 1.3.5 User interface features

- Eight-channel LPG for blinking or strobing LEDs and backlights
- One programmable, 5 V-tolerant current driver (up to 300 mA)
- Three programmable, 5 V-tolerant LED drivers (up to 40 mA)
- One 5 mA automatic trickle charging (ATC) indicator
- Three LPG controls for external drivers (GPIOs)
- Vibration motor driver programmable from 1.2 to 3.1 V in 100 mV increments
- One-touch headset controller headset send/end detection and microphone bias

- 8 × 18 keypad interface support (all via GPIOs)
- External switch detection (supporting headset and flip switches)
- Joystick support

#### 1.3.6 IC-level interface features

- SSBI for efficient initialization, status, and control
- Three internal interrupt managers (modem, secure, and user)
- Many functions monitored and reported through realtime and interrupt status signals
- Dedicated circuits for controlled power sequencing, including the modem IC's reset signal
- Several events continuously monitored for triggering poweron/poweroff sequences
- Dedicated control settings for selecting optional PMIC hardware configurations
- Forward clock input from the MSM device allows communications even when the PMIC XO is off
- Supports and orchestrates soft resets
- External controls (via GPIOs) for enabling external regulators
- 3:1 UART multiplexer (via GPIOs)
- UIM detection (via GPIO) and UIM level translators (via MPPs and GPIOs) enable modem IC interfacing with external modules

### 1.3.7 Configurable I/O features

- Twelve MPPs that can be configured as digital inputs or outputs; level-translating bidirectional I/Os; analog multiplexer inputs; or buffered VREF analog outputs
- 44 general purpose input/output pins that can be configured as digital inputs or outputs or level-translating I/Os; these configurable I/Os are much faster than MPPs

### 1.3.8 Package features

- Highly integrated functionality in a small package  $-7.8 \text{ mm} \times 7.8 \text{ mm} \times 0.88 \text{ mm}$
- 251-pin NSP with several ground pins

### 1.3.9 Summary of key PM8921 features

Table 1-2 Key PM8921 features

| Feature                                                 | PM8921 capability                                                                                                                                |  |  |  |  |  |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Input power management                                  |                                                                                                                                                  |  |  |  |  |  |
| Supported external power sources                        | USB and/or wall charger                                                                                                                          |  |  |  |  |  |
| Over-voltage protection USB Wall charger                | Fully integrated up to +30 V (integrated OVP FET) Up to +30 V with external OVP FET                                                              |  |  |  |  |  |
| Supported battery technologies                          | Lithium-ion, lithium-ion polymer                                                                                                                 |  |  |  |  |  |
| Charger regulation method                               | Efficient switched-mode battery charger; four control loops: USB input current, DC_IN input voltage, VPH_PWR output voltage, and battery current |  |  |  |  |  |
| Supported charging modes                                | Trickle, constant current, and constant voltage modes  More automated for less software interaction                                              |  |  |  |  |  |
| ATC indicator supply                                    | ATC LED supply; supplements ATC current driver                                                                                                   |  |  |  |  |  |
| External battery MOSFET                                 | Optional                                                                                                                                         |  |  |  |  |  |
| Voltage, current and thermal sensors                    | Internal and external nodes; reported to on-chip state-machine                                                                                   |  |  |  |  |  |
| Battery monitoring system                               | Including battery fuel gauge for better accuracy                                                                                                 |  |  |  |  |  |
| coincell or capacitor backup                            | Keep-alive power source; orchestrated charging                                                                                                   |  |  |  |  |  |
| Output power management                                 | V. 21                                                                                                                                            |  |  |  |  |  |
| Buck switched-mode power supplies<br>HF-SMPS<br>FT-SMPS | Six, 1.5 A each<br>Two, 2.0 A each                                                                                                               |  |  |  |  |  |
| NCP                                                     | -1.8 V for headset circuit bias                                                                                                                  |  |  |  |  |  |
| Low dropout linear regulators                           | 28 total: 1.2 A (5), 600 mA (2), 300 mA (4), 150 mA (13), 50 mA (2) and two custom LDOs for clock system                                         |  |  |  |  |  |
| Medium-voltage switching                                | Two, suitable for power gating external circuitry                                                                                                |  |  |  |  |  |
| Low-voltage switching                                   | Seven, suitable for power gating external circuitry                                                                                              |  |  |  |  |  |
| General housekeeping                                    |                                                                                                                                                  |  |  |  |  |  |
| On-chip ADC                                             | Shared housekeeping (HK) and XO support                                                                                                          |  |  |  |  |  |
| Analog multiplexing for ADC HK inputs XO input          | Select from up several inputs including configurable MPPs Dedicated pin (XO_THERM)                                                               |  |  |  |  |  |
| Over-temperature protection                             | Multistage smart thermal control                                                                                                                 |  |  |  |  |  |
| 19.2 MHz oscillator support                             | XO (with on-chip ADC)                                                                                                                            |  |  |  |  |  |
| XO controller and XO outputs                            | Five sets: three low-noise outputs and two low-power outputs                                                                                     |  |  |  |  |  |
| Special purpose clock outputs                           | Two extra sleep clocks; 19.2 MHz for HS-USB; 2.4 MHz for MP3                                                                                     |  |  |  |  |  |
| 32 kHz clock source                                     | XO source eliminates 32.768 kHz crystal if desired                                                                                               |  |  |  |  |  |
| Realtime clock                                          | RTC clock circuits and alarms                                                                                                                    |  |  |  |  |  |
|                                                         | I .                                                                                                                                              |  |  |  |  |  |

Table 1-2 Key PM8921 features (cont.)

| Feature                               | PM8921 capability                                                                                                                      |  |  |  |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| User interfaces                       |                                                                                                                                        |  |  |  |  |  |
| Current drivers                       | One capable of sinking up to 300 mA; 5 V tolerant                                                                                      |  |  |  |  |  |
|                                       | Three capable of sinking up to 40 mA; 5 V tolerant                                                                                     |  |  |  |  |  |
|                                       | One dedicated ATC indicator (5 mA)                                                                                                     |  |  |  |  |  |
| LPG                                   | 8-channel; enables blinking or strobing of LEDs and backlights                                                                         |  |  |  |  |  |
| Controls for external current drivers | Three LPG outputs                                                                                                                      |  |  |  |  |  |
| Vibration motor driver                | 1.2 to 3.1 V in 100 mV increments                                                                                                      |  |  |  |  |  |
| One-touch headset controller          | Three, each supporting headset send/end detection and MIC bias                                                                         |  |  |  |  |  |
| Keypad interface support              | Up to 8 x 18 keys                                                                                                                      |  |  |  |  |  |
| Extra features                        | Joystick support                                                                                                                       |  |  |  |  |  |
| IC-level interfaces                   | 40 7 5                                                                                                                                 |  |  |  |  |  |
| Primary status and control            | SSBI                                                                                                                                   |  |  |  |  |  |
|                                       | Forward clock from the MSM device enables SSBI even when PMIC XO is off                                                                |  |  |  |  |  |
| Interrupt managers                    | Three: modem, secure applications processor, and user applications processor                                                           |  |  |  |  |  |
| Optional hardware configurations      | OPT bits select hardware configuration                                                                                                 |  |  |  |  |  |
| Power sequencing                      | Poweron, poweroff, and soft resets                                                                                                     |  |  |  |  |  |
| UIM support                           | Level translation and UIM removal and insertion detection                                                                              |  |  |  |  |  |
| Extra features                        | External SMPS enable; 3:1 UART multiplexer                                                                                             |  |  |  |  |  |
| Configurable I/Os                     | ,O*                                                                                                                                    |  |  |  |  |  |
| MPPs                                  | 12; configurable as digital inputs or outputs; level-translating bidirectional I/Os; analog multiplexer inputs; or VREF analog outputs |  |  |  |  |  |
| GPIO pins                             | 44; configurable as digital inputs or outputs or level-translating I/Os; these configurable I/Os are much faster than MPPs             |  |  |  |  |  |
| Package                               |                                                                                                                                        |  |  |  |  |  |
| Size                                  | 7.8 mm × 7.8 mm × 0.88 mm                                                                                                              |  |  |  |  |  |
| Pin count and package type            | 251-pin NSP                                                                                                                            |  |  |  |  |  |

## 1.4 Terms and acronyms

The following table defines terms and acronyms used throughout this document.

Table 1-3 Terms and acronyms

| Term or acronym | Definition                                      |  |  |  |
|-----------------|-------------------------------------------------|--|--|--|
| ADC             | Analog-to-digital converter                     |  |  |  |
| API             | Application programming interface               |  |  |  |
| ATC             | Auto-trickle charger                            |  |  |  |
| AVS             | Adaptive voltage scaling                        |  |  |  |
| BMS             | Battery monitoring system                       |  |  |  |
| CDMA            | Code Division Multiple Access                   |  |  |  |
| DVS             | Dynamic voltage scaling                         |  |  |  |
| FT-SMPS         | Fast transient SMPS                             |  |  |  |
| GPIO            | General-purpose input/output                    |  |  |  |
| GSM             | Global system for mobile communications         |  |  |  |
| HF-SMPS         | High frequency SMPS                             |  |  |  |
| НК              | Housekeeping                                    |  |  |  |
| HSED            | Headset send/end detect                         |  |  |  |
| HS-USB          | High-speed USB                                  |  |  |  |
| ID              | Identification                                  |  |  |  |
| LDO             | Low dropout (linear regulator)                  |  |  |  |
| Li              | Lithium                                         |  |  |  |
| LPG             | Light pulse generator                           |  |  |  |
| MPP             | Multipurpose pin                                |  |  |  |
| MSM™            | Mobile Station Modem™ (trademarked by Qualcomm) |  |  |  |
| MUX             | Multiplexer                                     |  |  |  |
| NCP             | Negative charge pump                            |  |  |  |
| NSP             | Nano scale package                              |  |  |  |
| OTG             | On-the-go                                       |  |  |  |
| OVP             | Over-voltage protection                         |  |  |  |
| PA              | Power amplifier                                 |  |  |  |
| РВМ             | Pulse burst modulation                          |  |  |  |
| PCB             | Printed circuit board                           |  |  |  |
| PDA             | Personal digital assistant                      |  |  |  |
| PFM             | Pulse frequency modulation                      |  |  |  |
| PLL             | Phase-locked loop                               |  |  |  |
| PM              | Power management                                |  |  |  |
| PWM             | Pulse width modulation                          |  |  |  |

Table 1-3 Terms and acronyms (cont.)

| Term or acronym      | Definition                                                    |
|----------------------|---------------------------------------------------------------|
| QCT                  | Qualcomm CDMA Technologies division                           |
| QSC™                 | Qualcomm Single-Chip ™ (trademarked by Qualcomm)              |
| RCO                  | RC oscillator                                                 |
| RTC                  | Realtime clock                                                |
| RUIM                 | Removable user identity module                                |
| SBI                  | Serial bus interface (3-wire unless designated as SSBI)       |
| SMBC                 | Switched-mode battery charger                                 |
| SMPL                 | Sudden momentary power loss                                   |
| SMPS                 | Switched-mode power supply (DC-to-DC converter)               |
| SSBI                 | Single-wire serial bus interface                              |
| SSC                  | SMPS step control                                             |
| support.cdmatech.com | QCT website address for technical assistance                  |
| SVS                  | Static voltage scaline                                        |
| TCXO                 | Temperature-compensated crystal oscillator                    |
| UART                 | Universal asynchronous receiver/transmitter                   |
| UICC                 | Universal integrated circuit card                             |
| UIM                  | User identity module                                          |
| UMTS                 | Universal mobile telecommunications system                    |
| USB                  | Universal serial bus                                          |
| UVLO                 | Under-voltage lockout                                         |
| VCO                  | Voltage-controlled oscillator                                 |
| VCTCXO               | Voltage-controlled temperature-compensated crystal oscillator |
| XO                   | Crystal oscillator                                            |
| Zero-IF or ZIF       | Zero intermediate frequency                                   |

## 1.5 Special marks

Table 1-4 defines special marks used in this document.

Table 1-4 Special marks

| Mark   | Definition                                                                                                                                                                                                                                                                       |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| []     | Brackets ([]) sometimes follow a pin, register, or bit name. These brackets enclose a range of numbers. For example, DATA [7:4] may indicate a range that is 4 bits in length, or DATA[7:0] may refer to eight DATA pins.                                                        |
| _N     | A suffix of _N indicates an active low signal. For example, PON_RESET_N.                                                                                                                                                                                                         |
| 0x0000 | Hexadecimal numbers are identified with an x in the number, (for example, 0x0000). All numbers are decimal (base 10) unless otherwise specified. Non-obvious binary numbers have the term binary enclosed in parentheses at the end of the number, [for example, 0011 (binary)]. |
|        | A vertical bar in the outside margin of a page indicates that a change was made since the previous revision of this document.                                                                                                                                                    |

# 2 Pin Definitions

The PM8921 IC is available in the 251 NSP that includes several ground pins. See Chapter 4 for package details. A high-level view of the pin assignments is shown in Figure 2-1.



Figure 2-1 PM8921 IC pin assignments (top view)

#### I/O parameter definitions 2.1

Table 2-1 I/O description (pad type) parameters

| Symbol         | Description                                                                                                                                                                                                                                                                                                      |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pad attribute  |                                                                                                                                                                                                                                                                                                                  |
| AI             | Analog input                                                                                                                                                                                                                                                                                                     |
| AO             | Analog output                                                                                                                                                                                                                                                                                                    |
| DI             | Digital input (CMOS)                                                                                                                                                                                                                                                                                             |
| DO             | Digital output (CMOS)                                                                                                                                                                                                                                                                                            |
| HS             | High speed                                                                                                                                                                                                                                                                                                       |
| LS             | Low speed                                                                                                                                                                                                                                                                                                        |
| PI             | Power input; an input pin that handles 10 mA or more <sup>1</sup>                                                                                                                                                                                                                                                |
| PO             | Power output; an output pin that handles 10 mA or more <sup>1</sup>                                                                                                                                                                                                                                              |
| Z              | High-impedance (high-Z) output                                                                                                                                                                                                                                                                                   |
| GPIO pins, whe | n configured as inputs, have configurable pull settings                                                                                                                                                                                                                                                          |
| NP             | No internal pull enabled                                                                                                                                                                                                                                                                                         |
| PU             | Internal pull-up enabled                                                                                                                                                                                                                                                                                         |
| PD             | Internal pull-down enabled                                                                                                                                                                                                                                                                                       |
| GPIO pins, whe | n configured as outputs, have configurable drive strengths                                                                                                                                                                                                                                                       |
| Н              | High: ~ 0.9 mA at 1.8 V; ~ 1.9 mA at 2.6 V                                                                                                                                                                                                                                                                       |
| М              | Medium: ~ 0.6 mA at 1.8 V; ~ 1.25 mA at 2.6 V                                                                                                                                                                                                                                                                    |
| L              | Low: ~ 0.15 mA at 1.8 V; ~ 0.3 mA at 2.6 V                                                                                                                                                                                                                                                                       |
| Pad voltage gr | oupings                                                                                                                                                                                                                                                                                                          |
| V_DIG0         | Supply for first of two XO output buffers; connected internally to VREG_L2.                                                                                                                                                                                                                                      |
| V_DIG1         | Supply for second of two XO output buffers; connected internally to VREG_L7.                                                                                                                                                                                                                                     |
| V_dVdd         | Supply for internal digital logic; internally connected to VDD_L0_L1_LVS. All XO enable signals are supplied by V_dVDD, but they can be over-driven to 5.5 V for logic high. Even when over-driven, their logic thresholds ( $V_{IH}$ and $V_{IL}$ ) are still referenced to V_dVdd.                             |
| V_XX           | Selectable supply for GPIO circuits; options include:  V_G0 = VPH_PWR (VIN_L4)  V_G1 = VIN from output of 3.3 V buck boost or from VPH_PWR if no buck-boost is used  V_G2 = S4 (1.8 V)  V_G3 = LDO15 (2.85V or 1.8 V)  V_G4 = LDO4 (1.8V)  V_G5 = LDO3 (3.075V)  V_G6 = LDO 17 (2.85 V or 1.8V)  V_G7 = Reserved |

Table 2-1 I/O description (pad type) parameters (cont.)

| Symbol | Description                                          |  |  |  |
|--------|------------------------------------------------------|--|--|--|
| V_YY   | Selectable supply for MPP circuits; options include: |  |  |  |
|        | V_M0 = S1 (1.225 V)                                  |  |  |  |
|        | V_M1 = S4 (1.8 V)                                    |  |  |  |
|        | V_M3 = LDO15 (2.85 V or 1.8 V)                       |  |  |  |
|        | V_M4 = LDO 17 (2.85 V or 1.8 V)                      |  |  |  |
|        | V_M7 = VPH_PWR (VIN_L4)                              |  |  |  |
| V_XO   | Crystal oscillator (XO) supply voltage               |  |  |  |
| V_VDD  | VPH_PWR                                              |  |  |  |

<sup>1.</sup> The maximum current levels expected on PI and PO type pads are listed in Table 2-2.

Table 2-2 Expected maximum currents at PI and PO pad types

| Pad # | Function      | Туре | Current<br>(mA) <sup>1</sup> | Pad #                 | Function | Туре | Current<br>(mA) <sup>1</sup> |
|-------|---------------|------|------------------------------|-----------------------|----------|------|------------------------------|
| E15   | KYPD_DRV_N    | PI   | 300                          | A7, B7, B6            | S1       | PO   | 1500                         |
| G15   | LED_DRV0_N    | PI   | 40                           | A13, B13, B14         | S2       | РО   | 1500                         |
| H15   | LED_DRV1_N    | PI   | 40                           | A10, B10, B9          | S3       | РО   | 1500                         |
| J15   | LED_DRV2_N    | PI   | 40                           | U13, V13, U14         | S4       | РО   | 1500                         |
| P4    | VOUT_LVS1     | РО   | 100                          | A17, B17, A18,<br>B16 | S5       | РО   | 2000                         |
| N5    | VOUT_LVS2     | РО   | 300                          | U17, V17, V18,<br>U16 | S6       | РО   | 2000                         |
| R4    | VOUT_LVS3     | РО   | 100                          | U7, V7, U6            | S7       | РО   | 1500                         |
| P6    | VOUT_LVS4     | РО   | 100                          | U10, V10, U11         | S8       | РО   | 1500                         |
| P5    | VOUT_LVS5     | РО   | 100                          | D4                    | VREG_L1  | РО   | 150                          |
| U4    | VOUT_LVS6     | РО   | 100                          | E4                    | VREG_L2  | РО   | 150                          |
| R5    | VOUT_LVS7     | РО   | 100                          | G5                    | VREG_L3  | РО   | 150*/50                      |
| E1    | VOUT_5VS_OTG  | РО   | 50                           | L5                    | VREG_L4  | РО   | 50                           |
| E2    | VOUT_5VS_HMDI | РО   | 100                          | H1                    | VREG_L5  | РО   | 300                          |
| L4    | VREG_L11      | РО   | 150                          | N1                    | VREG_L6  | РО   | 600                          |
| F5    | VREG_L12      | РО   | 150                          | M4                    | VREG_L7  | РО   | 150                          |
| M15   | VREG_L14      | РО   | 50                           | J1                    | VREG_L8  | РО   | 300                          |
| G4    | VREG_L15      | РО   | 150                          | M1                    | VREG_L9  | РО   | 300                          |
| L1    | VREG_L16      | РО   | 300                          | C1                    | VREG_L10 | РО   | 600                          |
| F1    | VREG_L17      | РО   | 150                          |                       |          |      |                              |
| E5    | VREG_L18      | РО   | 150                          |                       |          |      |                              |
| H4    | VREG_L21      | РО   | 150                          |                       |          |      |                              |
| В3    | VREG_L22      | РО   | 150                          |                       |          |      |                              |
| K4    | VREG_L23      | РО   | 150                          |                       |          |      |                              |
| A5    | VREG_L24      | РО   | 1200                         |                       |          |      |                              |
| A4    | VREG_L25      | РО   | 1200                         |                       |          |      |                              |
| P1    | VREG_L26      | РО   | 1200                         |                       |          |      |                              |
| V5    | VREG_L27      | РО   | 1200                         |                       |          |      |                              |
| R1    | VREG_L28      | РО   | 1200                         |                       |          |      |                              |
| J4    | VREG_L29      | РО   | 150                          |                       |          |      |                              |
| H5    | VREG_XO       | РО   | 5                            |                       |          |      |                              |
| J5    | VREG_RF_CLK   | РО   | 5                            |                       |          |      |                              |

<sup>1.</sup> Listed current is the expected maximum.



Figure 2-2 Definitions of pin table parameters

### 2.2 Pin descriptions

Descriptions of all pins are presented in the following tables, organized by functional group:

Table 2-3 Input power management Table 2-4 Output power management Table 2-5 General housekeeping Table 2-6 User interfaces Table 2-7 IC-level interfaces Table 2-8 Configurable input/output – GPIO and MPPs Table 2-9 No connect, do not connect, and reserved pins Table 2-10 Power supply pins Table 2-11 Ground pins

Table 2-3 Pin descriptions – input power management functions

| Pad #   | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description                                                     |
|---------|--------------------------|--------------------------|-------|----------|----------------------------------------------------------------------------|
| USB ch  | arger and OTG switc      | h                        | 6     |          |                                                                            |
| E17     | USB_IN                   | 20.                      | -     | PI       | Input power from USB source (1 of 2).                                      |
| E18     | USB_IN                   |                          | 0-    | PI       | Input power from USB source (2 of 2).                                      |
| F17     | USB_OUT                  | 0, .0.                   | _     | РО       | Protected output via USB source (1 of 2).                                  |
| F18     | USB_OUT                  |                          | _     | РО       | Protected output via USB source (2 of 2).                                  |
| G17     | PHY_VBUS                 |                          | _     | PO       | Gated (protected) supply to USB_PHY.                                       |
| D1      | USB_ID                   |                          | -     | Al       | USB identification input.                                                  |
| Wall ch | arger                    |                          |       | I        |                                                                            |
| M17     | DC_IN                    |                          | _     | PI       | Protected V_IN from wall charger; input to charger SMPS circuits (1 of 2). |
| M18     | DC_IN                    |                          | -     | PI       | Protected V_IN from wall charger; input to charger SMPS circuits (2 of 2). |
| D18     | OVP_SNS                  |                          | _     | Al       | Input voltage from wall charger for sense.                                 |
| D17     | OVP_CTL                  |                          | _     | AO       | Control voltage to external OVP FET.                                       |

Table 2-3 Pin descriptions – input power management functions (cont.)

| Pad #   | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description                                                     |
|---------|--------------------------|--------------------------|-------|----------|----------------------------------------------------------------------------|
| SMBC (  | circuits                 |                          | U.    |          |                                                                            |
| M17     | DC_IN                    |                          | _     | PI       | Protected V_IN from wall charger; input to charger SMPS circuits (1 of 2). |
| M18     | DC_IN                    |                          | _     | PI       | Protected V_IN from wall charger; input to charger SMPS circuits (2 of 2). |
| N18     | VSW_CHG                  |                          | _     | PO       | Charger SMPS switching output (1 of 2).                                    |
| P18     | VSW_CHG                  |                          | -     | PO       | Charger SMPS switching output (2 of 2).                                    |
| J18     | VREG_CHG                 |                          | _     | Al       | Charger SMPS sense point (VPH_PWR).                                        |
| N17     | VDRV_P                   |                          | -     | Al       | Buck driver high-side bypass capacitor.                                    |
| P17     | VDRV_N                   |                          | /     | Al       | Buck driver low-side bypass capacitor.                                     |
| J17     | VPRE_CAP                 |                          |       | AO       | VPRE regulator load capacitor.                                             |
| BMS ci  | rcuits                   |                          |       | 29       |                                                                            |
| K18     | BAT_FET_N                |                          | _     | AO       | External battery MOSFET control.                                           |
| K17     | VBAT                     |                          | - (   | AI, AO   | Battery sense input; trickle charge output.                                |
| G18     | ATC_LED_SRC              | 0.20                     | -0    | AO       | Auto-trickle charge indicator LED supply.                                  |
| M14     | VREF_BAT                 |                          |       | AO       | Reference voltage for battery sensors.                                     |
| L15     | BAT_THERM                | 1                        | P -10 | Al       | AMUX direct input 1 – battery thermistor.                                  |
| H12     | BAT_ID                   | O'V                      | 25    | Al       | AMUX direct input 2 – battery ID.                                          |
| H17     | BMS_CSP                  | N. S                     | _     | Al       | Battery current sense – plus.                                              |
| L17     | BMS_CSM                  | 00, 40.                  | _     | Al       | Battery current sense – minus.                                             |
| coincel | l or keep-alive battery  |                          | I     | <u>I</u> | 1                                                                          |
| K14     | VCOIN                    |                          | _     | AI, AO   | Sense input or charge output.                                              |

Table 2-4 Pin descriptions – output power management functions

| Pad #         | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description             |  |  |
|---------------|--------------------------|--------------------------|-------|----------|------------------------------------|--|--|
| SMPS circuits |                          |                          |       |          |                                    |  |  |
| A7            | VSW_S1                   |                          | _     | PO       | S1 SMPS switching output (1 of 2). |  |  |
| В7            | VSW_S1                   |                          | _     | PO       | S1 SMPS switching output (2 of 2). |  |  |
| В6            | VREG_S1                  |                          | _     | Al       | S1 SMPS sense point.               |  |  |
| A13           | VSW_S2                   |                          | _     | PO       | S2 SMPS switching output (1 of 2). |  |  |
| B13           | VSW_S2                   |                          | _     | PO       | S2 SMPS switching output (2 of 2). |  |  |
| B14           | VREG_S2                  |                          | _     | Al       | S2 SMPS sense point.               |  |  |
| A10           | VSW_S3                   |                          | -     | РО       | S3 SMPS switching output (1 of 2). |  |  |
| B10           | VSW_S3                   |                          | -     | PO       | S3 SMPS switching output (2 of 2). |  |  |
| В9            | VREG_S3                  |                          |       | Al       | S3 SMPS sense point.               |  |  |
| U13           | VSW_S4                   |                          | _     | РО       | S4 SMPS switching output (1 of 2). |  |  |
| V13           | VSW_S4                   |                          | _     | РО       | S4 SMPS switching output (2 of 2). |  |  |
| U14           | VREG_S4                  |                          |       | AI       | S4 SMPS sense point.               |  |  |
| A17           | VSW_S5                   | 177                      | -0    | PO       | S5 SMPS switching output (1 of 3). |  |  |
| A18           | VSW_S5                   |                          | -     | PO       | S5 SMPS switching output (2 of 3). |  |  |
| B17           | VSW_S5                   | 3                        | -10   | PO       | S5 SMPS switching output (3 of 3). |  |  |
| B16           | VREG_S5                  | Op.                      | 20-   | Al       | S5 SMPS sense point.               |  |  |
| U17           | VSW_S6                   | 12.                      | _     | PO       | S6 SMPS switching output (1 of 3). |  |  |
| V17           | VSW_S6                   | 00, 40                   | _     | PO       | S6 SMPS switching output (2 of 3). |  |  |
| V18           | VSW_S6                   | 700                      | _     | PO       | S6 SMPS switching output (3 of 3). |  |  |
| U16           | VREG_S6                  |                          | _     | Al       | S6 SMPS sense point.               |  |  |
| U7            | VSW_S7                   |                          | _     | PO       | S7 SMPS switching output (1 of 2). |  |  |
| V7            | VSW_S7                   |                          | _     | PO       | S7 SMPS switching output (2 of 2). |  |  |
| U6            | VREG_S7                  |                          | _     | Al       | S7 SMPS sense point.               |  |  |
| U10           | VSW_S8                   |                          | _     | PO       | S8 SMPS switching output (1 of 2). |  |  |
| V10           | VSW_S8                   |                          | _     | PO       | S8 SMPS switching output (2 of 2). |  |  |
| U11           | VREG_S8                  |                          | _     | Al       | S8 SMPS sense point.               |  |  |

Table 2-4 Pin descriptions – output power management functions (cont.)

| Pad #                 | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description                                           |  |  |
|-----------------------|--------------------------|--------------------------|-------|----------|------------------------------------------------------------------|--|--|
| LDO linear regulators |                          |                          |       |          |                                                                  |  |  |
| D4                    | VREG_L1                  |                          | _     | PO       | Linear regulator L1 output.                                      |  |  |
| E4                    | VREG_L2                  |                          | _     | PO       | Linear regulator L2 output.                                      |  |  |
| G5                    | VREG_L3                  |                          | _     | PO       | Linear regulator L3 output.                                      |  |  |
| L5                    | VREG_L4                  |                          | _     | PO       | Linear regulator L4 output.                                      |  |  |
| H1                    | VREG_L5                  |                          | _     | РО       | Linear regulator L5 output.                                      |  |  |
| N1                    | VREG_L6                  |                          | _     | PO       | Linear regulator L6 output.                                      |  |  |
| M4                    | VREG_L7                  |                          | - (   | PO       | Linear regulator L7output.                                       |  |  |
| J1                    | VREG_L8                  |                          | -     | PO       | Linear regulator L8 output.                                      |  |  |
| M1                    | VREG_L9                  |                          |       | PO       | Linear regulator L9 output.                                      |  |  |
| C1                    | VREG_L10                 |                          | -     | РО       | Linear regulator L10 output.                                     |  |  |
| L4                    | VREG_L11                 |                          | -     | PO       | Linear regulator L11 output.                                     |  |  |
| F5                    | VREG_L12                 |                          | _     | PO       | Linear regulator L12 output.                                     |  |  |
| M15                   | VREG_L14                 | 4 // //                  | -0    | PO       | Linear regulator L14 output.                                     |  |  |
| G4                    | VREG_L15                 |                          | 0     | РО       | Linear regulator L15 output.                                     |  |  |
| L1                    | VREG_L16                 | A 1                      | 9 -10 | PO       | Linear regulator L16 output.                                     |  |  |
| F1                    | VREG_L17                 | 28 82"                   | -1    | PO       | Linear regulator L17 output.                                     |  |  |
| E5                    | VREG_L18                 | 2.                       | -     | PO       | Linear regulator L18 output.                                     |  |  |
| H4                    | VREG_L21                 | 00, 40.                  | _     | PO       | Linear regulator L21 output.                                     |  |  |
| В3                    | VREG_L22                 | 0                        | _     | PO       | Linear regulator L22 output.                                     |  |  |
| K4                    | VREG_L23                 |                          | _     | PO       | Linear regulator L23 output.                                     |  |  |
| A5                    | VREG_L24                 |                          | _     | PO       | Linear regulator L24 output.                                     |  |  |
| A4                    | VREG_L25                 |                          | _     | PO       | Linear regulator L25 output.                                     |  |  |
| P1                    | VREG_L26                 |                          | _     | PO       | Linear regulator L26 output.                                     |  |  |
| V5                    | VREG_L27                 |                          | _     | PO       | Linear regulator L27 output.                                     |  |  |
| R1                    | VREG_L28                 |                          | _     | PO       | Linear regulator L28 output.                                     |  |  |
| J4                    | VREG_L29                 |                          | _     | PO       | Linear regulator L29 output.                                     |  |  |
| J5                    | VREG_RF_CLK              |                          | _     | РО       | Linear regulator output for RF clock buffers; internal use only. |  |  |
| H5                    | VREG_XO                  |                          | _     | РО       | Linear regulator output for XO circuits; internal use only.      |  |  |

Table 2-4 Pin descriptions – output power management functions (cont.)

| Pad #   | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description                   |
|---------|--------------------------|--------------------------|-------|----------|------------------------------------------|
| NCP cit | rcuits                   |                          |       |          |                                          |
| U3      | NCP_CTC1                 |                          | _     | AI, AO   | NCP charge transfer capacitor 1.         |
| V3      | NCP_CTC2                 |                          | _     | AI, AO   | NCP charge transfer capacitor 2.         |
| T2      | NCP_FB                   |                          | _     | Al       | NCP feedback (sense) input.              |
| V2      | VREG_NCP                 |                          | _     | PO       | NCP output voltage.                      |
| Bandga  | ap voltage reference (   | (VREF) circuits          |       |          |                                          |
| D2      | REF_BYP                  |                          | _     | AO       | Bandgap reference circuit bypass cap.    |
| LVS cir | cuits                    |                          |       |          |                                          |
| Т3      | VIN_LVS1_3_6             |                          | -     | PI       | Low voltage switches 1, 3, and 6 inputs. |
| P4      | VOUT_LVS1                |                          |       | РО       | Low voltage switch 1 output.             |
| R4      | VOUT_LVS3                |                          | _     | РО       | Low voltage switch 3 output.             |
| U4      | VOUT_LVS6                |                          | -     | PO       | Low voltage switch 6 output.             |
| M5      | VIN_LVS2                 |                          | -     | PI       | Low voltage switch 2 input.              |
| N5      | VOUT_LVS2                | 1/1/                     | -0    | PO       | Low voltage switch 2 output.             |
| N4      | VIN_LVS4_5_7             |                          | 0     | PI       | Low voltage switches 4, 5, and 7 inputs. |
| P6      | VOUT_LVS4                | 2                        | 9     | PO       | Low voltage switch 4 output.             |
| P5      | VOUT_LVS5                |                          | -17   | PO       | Low voltage switch 5 output.             |
| R5      | VOUT_LVS7                | 2.                       | -     | PO       | Low voltage switch 7 output.             |
| F2      | VIN_5VS                  | 90, 70,                  | _     | PI       | 5 V switch input.                        |
| E1      | VOUT_5VS_OTG             |                          | _     | PO       | 5 V switch output for OTG.               |
| E2      | VOUT_5VS_HDMI            |                          | _     | РО       | 5 V switch output for HDMI.              |

Table 2-5 Pin descriptions – general housekeeping functions

| Pad #                                     | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description                    |  |  |  |
|-------------------------------------------|--------------------------|--------------------------|-------|----------|-------------------------------------------|--|--|--|
| Analog multiplexer and HK/XO ADC circuits |                          |                          |       |          |                                           |  |  |  |
| G2                                        | VREF_XO                  |                          | -     | AO       | Reference voltage for XO thermistor.      |  |  |  |
| H2                                        | XO_THERM                 |                          | -     | Al       | ADC input – XO thermistor.                |  |  |  |
| K15                                       | VREF_LPDDR2              |                          | _     | AO       | Reference voltage for LPDDR2 memory.      |  |  |  |
| M14                                       | VREF_BAT                 |                          | _     | AO       | Reference voltage for battery sensors.    |  |  |  |
| L15                                       | BAT_THERM                |                          | -     | Al       | AMUX direct input 1 – battery thermistor. |  |  |  |
| H12                                       | BAT_ID                   |                          | _     | Al       | AMUX direct input 2 – battery ID.         |  |  |  |
| G14                                       | PA_THERM                 |                          | - \   | Al       | AMUX direct input 3 – PA thermistor.      |  |  |  |
| H14                                       | AMUX_IN                  |                          | -     | Al       | AMUX direct input 4 - hardware ID         |  |  |  |
| 19.2 MHz XO circuits                      |                          |                          |       |          |                                           |  |  |  |
| K2                                        | XTAL_19M_IN              |                          | V_XO  | Al       | 19.2 MHz crystal input.                   |  |  |  |
| L2                                        | XTAL_19M_OUT             |                          | V_XO  | AO       | 19.2 MHz crystal output.                  |  |  |  |
| H7                                        | XO_OUT_A0                |                          | V_XO  | DO       | Low noise XO output 0.                    |  |  |  |
| J7                                        | XO_OUT_A1                | 12,                      | V_XO  | DO       | Low noise XO output 1.                    |  |  |  |
| K7                                        | XO_OUT_A2                |                          | V_XO  | DO       | Low noise XO output 2.                    |  |  |  |
| N6                                        | XO_OUT_D0                |                          | V_PAD | DO       | Low power XO output 0.                    |  |  |  |
| J14                                       | XO_OUT_D0_EN             | Oh.                      | V_PAD | DI       | Low power XO output 0 enable.             |  |  |  |
| L7                                        | XO_OUT_D1                | 1                        | V_XX  | DO       | Low power XO output 1.                    |  |  |  |

Table 2-5 Pin descriptions – general housekeeping functions (cont.)

| Pad #                                                | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description                    |  |  |  |
|------------------------------------------------------|--------------------------|--------------------------|-------|----------|-------------------------------------------|--|--|--|
| 32.768 kHz XTAL, sleep clock, and MP3 clock circuits |                          |                          |       |          |                                           |  |  |  |
| A2                                                   | XTAL_32K_IN              |                          | _     | Al       | 32.768 kHz crystal input.                 |  |  |  |
| A3                                                   | XTAL_32K_OUT             |                          | _     | AO       | 32.768 kHz crystal output.                |  |  |  |
| V4                                                   | SLEEP_CLK0               |                          | V_PAD | DO       | Sleep clock output – modem IC and others. |  |  |  |
| R13                                                  | SLEEP_CLK1               |                          |       | LS-DO    | Extra sleep clock 1 output.               |  |  |  |
|                                                      |                          | GPIO_43 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_43.                     |  |  |  |
| N14                                                  | SLEEP_CLK2               |                          |       | LS-DO    | Extra sleep clock 2 output.               |  |  |  |
|                                                      |                          | GPIO_44 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_44.                     |  |  |  |
| R13                                                  | MP3_CLK1                 |                          |       | HS-DO    | Low power clock out; TCXO/8 or /16.       |  |  |  |
|                                                      |                          | GPIO_43 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_43.                     |  |  |  |
| N14                                                  | MP3_CLK2                 | \                        |       | HS-DO    | Low power clock out; TCXO/8 or /16.       |  |  |  |
|                                                      |                          | GPIO_44 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_44.                     |  |  |  |
| M12                                                  | CLK_FWD_MSM              | V 100                    |       | HS-DO    | SSBI clock in sleep mode                  |  |  |  |
|                                                      |                          | GPIO_39 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_39.                     |  |  |  |
| VREF o                                               | output                   |                          |       | 10.      |                                           |  |  |  |
| F14                                                  | VREF_DAC                 |                          | 10    | AO       | Reference for modem IC combo DAC.         |  |  |  |
|                                                      |                          | MPP_06 <sup>1</sup>      | -1    | AO-Z     | Configurable MPP_06; default high-Z out.  |  |  |  |
| E14                                                  | VREF_PADS                | 10.0                     | 100   | AO       | Reference for modem IC 3 V I/Os.          |  |  |  |
|                                                      |                          | MPP_05 <sup>1</sup>      | -     | AO-Z     | Configurable MPP_05; default high-Z out.  |  |  |  |

<sup>1.</sup> To assign a GPIO particular function (like the one listed here), identify all of your application's requirements and map each GPIO to its function - carefully avoiding assignment conflicts. All GPIOs are listed in Table 2-8.

Table 2-6 Pin descriptions – user interface functions

| Pad #    | Pad name and/or function | Pad function and/or name | Pad V | Pad type      | Functional description                                     |
|----------|--------------------------|--------------------------|-------|---------------|------------------------------------------------------------|
| Curren   | t drivers                |                          |       | <u>I</u>      |                                                            |
| E15      | KYPD_DRV_N               |                          | _     | PO            | Keypad backlight driver output.                            |
| J15      | LED_DRV2_N               |                          | -     | PO<br>AO      | LED driver output 2.                                       |
| H15      | LED_DRV1_N               |                          | _     | РО            | LED driver output 1.                                       |
| G15      | LED_DRV0_N               | LED_ATC                  | -     | РО            | LED driver output 0. Auto trickle charger indicator output |
| M7       | LPG_DRV3                 | GPIO_26 <sup>1</sup>     | V_XX  | HS-DO<br>DO-Z | LPG driver enable 3. Configurable GPIO_26.                 |
| P7       | LPG_DRV2                 | GPIO_25 <sup>1</sup>     | v_xx  | HS-DO<br>DO-Z | LPG driver enable 2. Configurable GPIO_25.                 |
| R6       | LPG_DRV1                 | GPIO_24 <sup>1</sup>     | v_xx  | HS-DO<br>DO-Z | LPG driver enable 1. Configurable GPIO_24.                 |
| Vibratio | on motor driver          |                          |       | 3: _0         |                                                            |
| F15      | VIB_DRV_N                |                          | _     | PO            | Vibration motor driver output control.                     |
| Keypac   | l interface              |                          | 60    |               |                                                            |
| M7       | KYPD_DRV18               | GPIO_26 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 18. Configurable GPIO_26.                 |
| P7       | KYPD_DRV17               | GPIO_25 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 17. Configurable GPIO_25.                 |
| R6       | KYPD_DRV16               | GPIO_24 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 16. Configurable GPIO_24.                 |
| R7       | KYPD_DRV15               | GPIO_23 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 15. Configurable GPIO_23.                 |
| E12      | KYPD_DRV14               | GPIO_22 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 14. Configurable GPIO_22.                 |
| D12      | KYPD_DRV13               | GPIO_21 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 13. Configurable GPIO_21.                 |
| E11      | KYPD_DRV12               | GPIO_20 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 12.<br>Configurable GPIO_20.              |
| D11      | KYPD_DRV11               | GPIO_19 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 11. Configurable GPIO_19.                 |
| G12      | KYPD_DRV10               | GPIO_18 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 10. Configurable GPIO_18.                 |
| G11      | KYPD_DRV9                | GPIO_17 <sup>1</sup>     | V_XX  | LS-DO<br>DO-Z | Keypad drive bit 9. Configurable GPIO_17.                  |

Table 2-6 Pin descriptions – user interface functions (cont.)

| Pad # | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description |
|-------|--------------------------|--------------------------|-------|----------|------------------------|
| E10   | KYPD_DRV8                |                          |       | LS-DO    | Keypad drive bit 8.    |
|       |                          | GPIO_16 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_16.  |
| G10   | KYPD_DRV7                |                          |       | LS-DO    | Keypad drive bit 7.    |
|       |                          | GPIO_15 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_15.  |
| D10   | KYPD_DRV6                |                          |       | LS-DO    | Keypad drive bit 6.    |
|       |                          | GPIO_14 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_14.  |
| E9    | KYPD_DRV5                |                          |       | LS-DO    | Keypad drive bit 5.    |
|       |                          | GPIO_13 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_13.  |
| D8    | KYPD_DRV4                |                          |       | LS-DO    | Keypad drive bit 4.    |
|       |                          | GPIO_12 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_12.  |
| D9    | KYPD_DRV3                |                          | V     | LS-DO    | Keypad drive bit 3.    |
|       |                          | GPIO_11 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_11.  |
| E8    | KYPD_DRV2                |                          |       | LS-DO    | Keypad drive bit 2.    |
|       |                          | GPIO_10 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_10.  |
| G9    | KYPD_DRV1                | 1 / 1 / 1                | 0     | LS-DO    | Keypad drive bit 1.    |
|       |                          | GPIO_9 <sup>1</sup>      | V_XX  | DO-Z     | Configurable GPIO_9.   |
| D7    | KYPD_SNS8                | A 0                      | 9 10  | LS-DI    | Keypad sense bit 8.    |
|       |                          | GPIO_8 <sup>1</sup>      | V_XX  | DO-Z     | Configurable GPIO_8.   |
| E7    | KYPD_SNS7                | . 2.                     |       | LS-DI    | Keypad sense bit 7.    |
|       |                          | GPIO_7 <sup>1</sup>      | V_XX  | DO-Z     | Configurable GPIO_7.   |
| G8    | KYPD_SNS6                | 1                        |       | LS-DI    | Keypad sense bit 6.    |
|       |                          | GPIO_6 1                 | V_XX  | DO-Z     | Configurable GPIO_6.   |
| D6    | KYPD_SNS5                |                          |       | LS-DI    | Keypad sense bit 5.    |
|       |                          | GPIO_5 <sup>1</sup>      | V_XX  | DO-Z     | Configurable GPIO_5.   |
| G7    | KYPD_SNS4                |                          |       | LS-DI    | Keypad sense bit 4.    |
|       |                          | GPIO_4 <sup>1</sup>      | V_XX  | DO-Z     | Configurable GPIO_4.   |
| E6    | KYPD_SNS3                |                          |       | LS-DI    | Keypad sense bit 3.    |
|       |                          | GPIO_3 <sup>1</sup>      | V_XX  | DO-Z     | Configurable GPIO_3.   |
| F6    | KYPD_SNS2                |                          |       | LS-DI    | Keypad sense bit 2.    |
|       |                          | GPIO_2 <sup>1</sup>      | V_XX  | DO-Z     | Configurable GPIO_2.   |
| D5    | KYPD_SNS1                |                          |       | LS-DI    | Keypad sense bit 1.    |
|       |                          | GPIO_1 <sup>1</sup>      | V_XX  | DO-Z     | Configurable GPIO_1.   |

Table 2-6 Pin descriptions – user interface functions (cont.)

| Pad #  | Pad name and/or function                    | Pad function and/or name | Pad V | Pad type | Functional description                   |  |
|--------|---------------------------------------------|--------------------------|-------|----------|------------------------------------------|--|
| Headse | Headset send/end detect and microphone bias |                          |       |          |                                          |  |
| J12    | HSED_BIAS1                                  |                          | -     | AI, AO   | HSED input and mic bias output (1 of 3). |  |
| K12    | HSED_BIAS2                                  |                          | -     | AI, AO   | HSED input and mic bias output (2 of 3). |  |
| L12    | HSED_BIAS3                                  |                          | -     | AI, AO   | HSED input and mic bias output (3 of 3). |  |

<sup>1.</sup> To assign a GPIO particular function (like the one listed here), identify all of your application's requirements and map each GPIO to its function – carefully avoiding assignment conflicts. All GPIOs are listed in Table 2-8.

Table 2-7 Pin descriptions – IC-level interface functions

| Pad #   | Pad name and/or function | Pad function and/or name | Pad V | Pad type       | Functional description                                                         |
|---------|--------------------------|--------------------------|-------|----------------|--------------------------------------------------------------------------------|
| Powero  | on circuits              |                          |       |                |                                                                                |
| C16     | CBL_PWR0_N               |                          | V_INT | DI             | Cable poweron detect bit 0.                                                    |
| C17     | CBL_PWR1_N               |                          | V_INT | DI             | Cable poweron detect bit 1.                                                    |
| B11     | KYPD_PWR_N               |                          | V_INT | DI             | Keypad poweron detect input (gnd sw).                                          |
| H18     | OPT_3                    |                          | V_INT | DI             | Option HW configuration control bit 3.                                         |
| B15     | OPT_2                    |                          | V_INT | DI             | Option HW configuration control bit 2.                                         |
| U15     | OPT_1                    | 1                        | V_INT | DI             | Option HW configuration control bit 1.                                         |
| T16     | PS_HOLD                  |                          | V_PAD | DI             | Power supply hold control input.                                               |
| B8      | RESIN_N                  | 12.                      | V_INT | DI             | PMIC reset input.                                                              |
| B12     | PON_RESET_N              | 00, 40,                  | V_PAD | DO             | Poweron reset output control.                                                  |
| N13     | EXT_REG_EN2              | GPIO_41 <sup>1</sup>     | v_xx  | LS-DO<br>LS-DO | External regulator enable 2 at poweron. Configurable GPIO_41; special default. |
| R12     | EXT_REG_EN1              | GPIO_40 <sup>1</sup>     | V_XX  | LS-DO<br>LS-DO | External regulator enable 1 at poweron. Configurable GPIO_40; special default. |
| Primary | y PM/modem IC inter      | face signals             |       |                |                                                                                |
| L14     | SSBI                     |                          | V_PAD | DI, DO         | Single-wire serial bus interface.                                              |
| M12     | FCLK                     | GPIO_39 <sup>1</sup>     | V_XX  | HS-DI<br>DO-Z  | Forward clock; XO substitute for SBI. Configurable GPIO_39.                    |
| U8      | PM_MDM_INT_N             |                          | V_PAD | DO             | Modem standard interrupt.                                                      |
| U12     | PM_SEC_INT_N             |                          | V_PAD | DO             | Modem application processor secure interrupt.                                  |
| U9      | PM_USR_INT_N             |                          | V_PAD | DO             | Modem application processor user interrupt.                                    |
| UIM int | erfaces                  | -                        | 1     |                |                                                                                |
| R9      | UIM1_CLK                 |                          |       | LS-DO          | Module-side UICC 1 clock signal.                                               |
|         |                          | GPIO_30 <sup>1</sup>     | V_XX  | DO-Z           | Configurable GPIO_30.                                                          |

Table 2-7 Pin descriptions – IC-level interface functions (cont.)

| Pad #  | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description                  |
|--------|--------------------------|--------------------------|-------|----------|-----------------------------------------|
| P8     | UIM1_M_CLK               |                          |       | LS-DI    | MSM-side UICC 1 clock signal.           |
|        |                          | GPIO_29 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_29.                   |
| E13    | UIM1_DATA                |                          | V_YY  | LS-DI/DO | Module-side UICC 1 data signal.         |
|        |                          | MPP_02 <sup>2</sup>      | _     | AO-Z     | Configurable MPP 2; default high-Z out. |
| D13    | UIM1_M_DATA              |                          | V_YY  | LS-DI/DO | MSM-side UICC 1 data signal.            |
|        |                          | MPP_01 <sup>2</sup>      | _     | AO-Z     | Configurable MPP 1; default high-Z out. |
| M8     | UIM1_RST                 |                          |       | LS-DI    | Module-side UICC 1 reset signal.        |
|        |                          | GPIO_27 <sup>1</sup>     | V_XX  | DO-Z     | Configurable.                           |
| P10    | UIM1_RMV_DET_N           | GPIO_36                  | V_XX  | DI-Z     | Module-side UIM1 remove detect signal   |
| P9     | UIM2_CLK                 |                          |       | LS-DO    | Module-side UICC 2 clock signal.        |
|        |                          | GPIO_32 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_32.                   |
| M9     | UIM2_M_CLK               |                          |       | LS-DI    | MSM-side UICC 2 clock signal.           |
|        |                          | GPIO_31 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_31.                   |
| D14    | UIM2_DATA                |                          | V_YY  | LS-DI/DO | Module-side UICC 2 data signal.         |
|        |                          | MPP_04 <sup>2</sup>      | -0    | AO-Z     | Configurable MPP 4; default high-Z out. |
| F13    | UIM2_M_DATA              |                          | V_YY  | LS-DI/DO | MSM-side UICC 2 data signal.            |
|        |                          | MPP_03 <sup>2</sup>      |       | AO-Z     | Configurable MPP 3; default high-Z out. |
| R8     | UIM2_RST                 |                          |       | LS-DO    | Module-side UICC 2 reset signal.        |
|        |                          | GPIO_28 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_28.                   |
| R11    | UIM2_RMV_DET_N           | GPIO_37                  | V_XX  | DI-Z     | Module-side UIM2 remove detect signal   |
| UART n | multiplexing             |                          | 1     |          |                                         |
| M10    | UART_RX1                 |                          |       | HS-DI    | UART3:1 MUX module-side Rx1 signal.     |
|        |                          | GPIO_33 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_33.                   |
| R10    | UART_RX2                 |                          |       | HS-DI    | UART3:1 MUX module-side Rx2 signal.     |
|        |                          | GPIO_34 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_34.                   |
| M11    | UART_RX3                 |                          |       | HS-DI    | UART3:1 MUX module-side Rx3 signal.     |
|        |                          | GPIO_35 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_35.                   |
| P11    | UART_M_RX                |                          |       | HS-DO    | UART3:1 MUX MSM-side Rx signal.         |
|        |                          | GPIO_38 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_38.                   |
| D12    | UART_TX1                 |                          |       | HS-DO    | UART3:1 MUX module-side Tx1 signal.     |
|        |                          | GPIO_21 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_21.                   |
| E12    | UART_TX2                 |                          |       | HS-DO    | UART3:1 MUX module-side Tx2 signal.     |
|        |                          | GPIO_22 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_22.                   |
| R7     | UART_TX3                 |                          |       | HS-DO    | UART3:1 MUX module-side Tx3 signal.     |
|        |                          | GPIO_23 <sup>1</sup>     | V_XX  | DO-Z     | Configurable GPIO_23.                   |
|        | UART_M_TX                |                          |       | HS-DI    | UART3:1 MUX MSM-side Tx signal.         |
| D7     | UART_IVI_TA              |                          |       |          |                                         |

- 1. To assign a GPIO particular function (like the one listed here), identify all of your application's requirements and map each GPIO to its function carefully avoiding conflicts. All GPIOs are listed in Table 2-8.
- 2. To assign a MPP particular function (like the one listed here), identify all of your application's requirements and map each MPP to its function carefully avoiding conflicts. All MPPs are listed in Table 2-8.

Table 2-8 Pin descriptions – configurable input/output functions

| Pad # | Pad name and/or function | Pad function and/or name | Pad V    | Pad type               | Functional description                                                                                                                 |
|-------|--------------------------|--------------------------|----------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| MPPs  |                          |                          | <u> </u> |                        |                                                                                                                                        |
| D13   | MPP_01                   | UIM1_M_DATA              | V_YY     | AO-Z<br>LS-DI/DO<br>AI | Configurable MPP 1; default high-Z out. MSM-side UICC 1 data signal. Analog input for routing analog signals to AMUX/HKADC.            |
| E13   | MPP_02                   | UIM1_DATA                | V_YY     | AO-Z<br>LS-DI/DO<br>AI | Configurable MPP 2; default high-Z out. Module-side UICC 1 data signal. Analog input for routing analog signals to AMUX/HKADC.         |
| F13   | MPP_03                   | UIM2_M_DATA              | V_YY     | AO-Z<br>LS-DI/DO<br>AI | Configurable MPP 3; default high-Z out. MSM-side UICC 2 data signal. Analog input for routing analog signals to AMUX/HKADC.            |
| D14   | MPP_04                   | UIM2_DATA                | V_YY     | AO-Z<br>LS-DI/DO<br>AI | Configurable MPP 4; default high-Z out. Module-side UICC 2 data signal. Analog input for routing analog signals to AMUX/HKADC.         |
| E14   | MPP_05                   | VREF_PADS                |          | AO-Z<br>AO<br>AI       | Configurable MPP 5; defaults to 1.25 V at PON. Reference for modem IC 3 V I/Os. Analog input for routing analog signals to AMUX/HKADC. |
| F14   | MPP_06                   | VREF_DAC                 |          | AO-Z<br>AO<br>AI       | Configurable MPP 6; default high-Z out. Reference for modem IC combo DAC. Analog input for routing analog signals to AMUX/HKADC.       |
| R14   | MPP_07                   |                          |          | AO-Z<br>AI             | Configurable MPP 7; default high-Z out. Analog input for routing analog signals to AMUX/HKADC.                                         |
| P13   | MPP_08                   |                          |          | AO-Z<br>AI             | Configurable MPP 8; default high-Z out. Analog input for routing analog signals to AMUX/HKADC.                                         |
| P14   | MPP_09                   | XO_OUT_D1_EN             |          | AO<br>AI<br>DI<br>DO   | Analog input for routing analog signals to AMUX/HKADC.                                                                                 |

Table 2-8 Pin descriptions – configurable input/output functions (cont.)

| Pad #   | Pad name and/or function | Pad function and/or name | Pad V   | Pad type | Functional description                                 |
|---------|--------------------------|--------------------------|---------|----------|--------------------------------------------------------|
| R15     | MPP_10                   | XO_OUT_A0_EN             |         | AO       |                                                        |
|         | _                        |                          |         | Al       | Analog input for routing analog signals to AMUX/HKADC. |
|         |                          |                          |         | DI       |                                                        |
|         |                          |                          |         | DO       |                                                        |
| P15     | MPP_11                   | XO OUT A1 EN             |         | AO       |                                                        |
|         | _                        |                          |         | Al       | Analog input for routing analog signals to AMUX/HKADC. |
|         |                          |                          |         | DI       |                                                        |
|         |                          |                          |         | DO       |                                                        |
| N15     | MPP_12                   | XO_OUT_A2_EN             |         | AO       | ,                                                      |
|         | _                        |                          |         | Al       | Analog input for routing analog signals to AMUX/HKADC. |
|         |                          |                          |         | DI<br>DO |                                                        |
| Predefi | ined GPIO functions      | – available only at the  | assigne | ed GPIOs |                                                        |
| D5      | GPIO_1                   |                          | V_XX    | DO-Z     | Configurable GPIO_1.                                   |
|         | _                        | KYPD_SNS1                |         | LS-DI    | Keypad sense bit 1.                                    |
| F6      | GPIO_2                   |                          | V_XX    | DO-Z     | Configurable GPIO_2.                                   |
|         |                          | KYPD_SNS2                |         | LS-DI    | Keypad sense bit 2.                                    |
| E6      | GPIO_3                   |                          | V_XX    | DO-Z     | Configurable GPIO_3.                                   |
| 20      | G. 10_0                  | KYPD_SNS3                | V_200   | LS-DI    | Keypad sense bit 3.                                    |
| G7      | GPIO_4                   |                          | V_XX    | DO-Z     | Configurable GPIO_4.                                   |
|         |                          | KYPD_SNS4                |         | LS-DI    | Keypad sense bit 4.                                    |
| D6      | GPIO_5                   |                          | V_XX    | DO-Z     | Configurable GPIO_5.                                   |
|         |                          | KYPD_SNS5                |         | LS-DI    | Keypad sense bit 5.                                    |
| G8      | GPIO_6                   |                          | V_XX    | DO-Z     | Configurable GPIO 6.                                   |
|         | _                        | KYPD_SNS6                | _       | LS-DI    | Keypad sense bit 6.                                    |
| E7      | GPIO_7                   |                          | V_XX    | DO-Z     | Configurable GPIO 7.                                   |
|         | _                        | KYPD_SNS7                | _       | LS-DI    | Keypad sense bit 7.                                    |
| D7      | GPIO_8                   | KYPD_SNS8                | V_XX    | DO-Z     | Configurable GPIO_8.                                   |
| Σ.      | 6. 16 <u>-</u> 6         | UART_M_TX                | 1_701   | HS-DO    | Low power clock out; TCXO/8 or /16.                    |
| G9      | GPIO_9                   |                          | V_XX    | DO-Z     | Configurable GPIO_9.                                   |
|         |                          | KYPD_DRV1                |         | LS-DO    | Keypad drive bit 1.                                    |
| E8      | GPIO_10                  |                          | V_XX    | DO-Z     | Configurable GPIO_10.                                  |
| -       | _                        | KYPD_DRV2                |         | LS-DO    | Keypad drive bit 2.                                    |
| D9      | GPIO_11                  |                          | V_XX    | DO-Z     | Configurable GPIO_11.                                  |
|         |                          | KYPD_DRV3                |         | LS-DO    | Keypad drive bit 3.                                    |
| D8      | GPIO_12                  |                          | V_XX    | DO-Z     | Configurable GPIO_12.                                  |
|         | · —                      | i .                      | . —     | l        | _                                                      |

Table 2-8 Pin descriptions – configurable input/output functions (cont.)

| Pad # | Pad name and/or function | Pad function and/or name | Pad V | Pad type | Functional description              |
|-------|--------------------------|--------------------------|-------|----------|-------------------------------------|
| E9    | GPIO_13                  |                          | V_XX  | DO-Z     | Configurable GPIO_13.               |
|       |                          | KYPD_DRV5                |       | LS-DO    | Keypad drive bit 5.                 |
| D10   | GPIO_14                  |                          | V_XX  | DO-Z     | Configurable GPIO_14.               |
|       |                          | KYPD_DRV6                |       | LS-DO    | Keypad drive bit 6.                 |
| G10   | GPIO_15                  |                          | V_XX  | DO-Z     | Configurable GPIO_15.               |
|       |                          | KYPD_DRV7                |       | LS-DO    | Keypad drive bit 7.                 |
| E10   | GPIO_16                  |                          | V_XX  | DO-Z     | Configurable GPIO_16.               |
|       |                          | KYPD_DRV8                |       | LS-DO    | Keypad drive bit 8.                 |
| G11   | GPIO_17                  |                          | V_XX  | DO-Z     | Configurable GPIO_17.               |
|       |                          | KYPD_DRV9                |       | LS-DO    | Keypad drive bit 9.                 |
| G12   | GPIO_18                  |                          | V_XX  | DO-Z     | Configurable GPIO_18.               |
|       |                          | KYPD_DRV10               |       | LS-DO    | Keypad drive bit 10.                |
| D11   | GPIO_19                  |                          | V_XX  | DO-Z     | Configurable GPIO_19.               |
|       |                          | KYPD_DRV11               |       | LS-DO    | Keypad drive bit 11.                |
| E11   | GPIO_20                  |                          | V_XX  | DO-Z     | Configurable GPIO_20.               |
|       |                          | KYPD_DRV12               | "0    | LS-DO    | Keypad drive bit 12.                |
| D12   | GPIO_21                  |                          | V_XX  | DO-Z     | Configurable GPIO_21.               |
|       |                          | KYPD_DRV13               |       | LS-DO    | Keypad drive bit 13.                |
|       |                          | UART_TX1                 |       | HS-DO    | UART3:1 MUX module-side Tx1 signal. |
| E12   | GPIO_22                  | . 1.                     | V_XX  | DO-Z     | Configurable GPIO_22.               |
|       |                          | KYPD_DRV14               |       | LS-DO    | Keypad drive bit 14.                |
|       |                          | UART_TX2                 |       | HS-DO    | UART3:1 MUX module-side Tx2 signal. |
| R7    | GPIO_23                  |                          | V_XX  | DO-Z     | Configurable GPIO_23.               |
|       |                          | KYPD_DRV15               |       | LS-DO    | Keypad drive bit 15.                |
|       |                          | UART_TX3                 |       | HS-DO    | UART3:1 MUX module-side Tx3 signal. |
| R6    | GPIO_24                  |                          | V_XX  | DO-Z     | Configurable GPIO_24.               |
|       |                          | KYPD_DRV16               |       | LS-DO    | Keypad drive bit 16.                |
|       |                          | LPG_DRV1                 |       | HS-DO    | LPG driver enable 1.                |
| P7    | GPIO_25                  |                          | V_XX  | DO-Z     | Configurable GPIO_25.               |
|       |                          | KYPD_DRV17               |       | LS-DO    | Keypad drive bit 17.                |
|       |                          | LPG_DRV2                 |       | HS-DO    | LPG driver enable 2.                |
| M7    | GPIO_26                  |                          | V_XX  | DO-Z     | Configurable GPIO_26.               |
|       |                          | KYPD_DRV18               |       | LS-DO    | Keypad drive bit 18.                |
|       |                          | LPG_DRV3                 |       | HS-DO    | LPG driver enable 3.                |
| M8    | GPIO_27                  |                          | V_XX  | DO-Z     | Configurable GPIO_27.               |
|       |                          | UIM1_RST                 |       | LS-DI    | Module-side UICC 1 reset signal.    |
| R8    | GPIO_28                  |                          | V_XX  | DO-Z     | Configurable GPIO_28.               |
|       |                          | UIM2_RST                 |       | LS-DO    | Module-side UICC 2 reset signal.    |
| P8    | GPIO_29                  |                          | V_XX  | DO-Z     | Configurable GPIO_29.               |
|       |                          | UIM1_M_CLK               |       | LS-DI    | MSM-side UICC 1 clock signal.       |

Table 2-8 Pin descriptions – configurable input/output functions (cont.)

| Pad # | Pad name and/or function | Pad function and/or name | Pad V | Pad type           | Functional description                  |
|-------|--------------------------|--------------------------|-------|--------------------|-----------------------------------------|
| R9    | GPIO_30                  |                          | V_XX  | DO-Z               | Configurable GPIO_30.                   |
|       |                          | UIM1_CLK                 |       | LS-DO              | Module-side UICC 1 clock signal.        |
| M9    | GPIO_31                  |                          | V_XX  | DO-Z               | Configurable GPIO_31.                   |
|       |                          | UIM2_M_CLK               |       | LS-DI              | MSM-side UICC 2 clock signal.           |
| P9    | GPIO_32                  |                          | V_XX  | DO-Z               | Configurable GPIO_32.                   |
|       |                          | UIM2_CLK                 |       | LS-DO              | Module-side UICC 2 clock signal.        |
| M10   | GPIO_33                  |                          | V_XX  | DO-Z               | Configurable GPIO_33.                   |
|       |                          | UART_RX1                 |       | HS-DI              | UART3:1 MUX module-side Rx1 signal.     |
| R10   | GPIO_34                  |                          | V_XX  | DO-Z               | Configurable GPIO_34.                   |
|       |                          | UART_RX2                 |       | HS-DI              | UART3:1 MUX module-side Rx2 signal.     |
| M11   | GPIO_35                  |                          | V_XX  | DO-Z               | Configurable GPIO_35.                   |
|       |                          | UART_RX3                 |       | HS-DI              | UART3:1 MUX module-side Rx3 signal.     |
|       |                          |                          |       | Hardware default = |                                         |
|       |                          |                          |       | op                 | ,                                       |
| P10   | GPIO_36                  | . \ \                    | V_XX  | DO-Z               | Configurable GPIO_36.                   |
|       |                          | UIM1_RMV_DET_N           |       | HS-DI              | UIM1 removal detection signal.          |
| R11   | GPIO_37                  | 96                       | V_XX  | DO-Z               | Configurable GPIO_37.                   |
|       |                          | UIM2_RMV_DET_N           |       | HS-DO              | UIM2 removal detection signal.          |
| P11   | GPIO_38                  | UART_M_RX                | V_XX  | DO-Z               | Configurable GPIO_38.                   |
| M12   | GPIO_39                  | V. N. 32                 | V_XX  | DO-Z               | Configurable GPIO_39.                   |
|       |                          | FCLK                     |       | HS-DI              | Forward clock; XO substitute for SBI.   |
| R12   | GPIO_40                  | 200                      | V_XX  | LS-DO              | Configurable GPIO_40; special default.  |
|       |                          | EXT_REG_EN1              |       | LS-DO              | External regulator enable 1 at poweron. |
| N13   | GPIO_41                  |                          | V_XX  | DO-Z               | Configurable GPIO_41; special default.  |
|       |                          | EXT_REG_EN2              |       | LS-DO              | External regulator enable 2 at poweron. |
| P12   | GPIO_42                  |                          | V_XX  | DO-Z               | Configurable GPIO_42.                   |
| R13   | GPIO_43                  | MP3_CLK                  | V_XX  | DO-Z               | Configurable GPIO_43. This GPIO can be  |
|       |                          | SLEEP_CLK1               |       |                    | referenced only to 1.8 V.               |
|       |                          | MP3_CLK1                 |       |                    |                                         |
| N14   | GPIO_44                  | MP3_CLK                  | V_XX  | DO-Z               | Configurable GPIO_44. This GPIO can be  |
|       |                          | SLEEP_CLK2               |       |                    | referenced only to 1.8 V.               |
|       |                          | MP3_CLK2                 |       |                    |                                         |

NOTE All MPPs and GPIOs except MPP2, MPP4, GPIO\_27, GPIO\_28, GPIO\_30, GPIO\_32, GPIO\_40, and GPIO\_41 default to their high-Z state at powerup, and must be configured after powerup for their intended purposes.

**NOTE** Configure unused MPPs as 0 mA current sinks (high-Z) and GPIOs as digital inputs with their internal pull-downs enabled.

Table 2-9 Pin descriptions - no connect, do not connect, and reserved

| Pad #  | Pad name | Functional description               |
|--------|----------|--------------------------------------|
| A1, B1 | NC       | No connect; not connected internally |

Table 2-10 Pin descriptions – input DC power

| Pad #    | Pad name         | Functional description                                                                                   |
|----------|------------------|----------------------------------------------------------------------------------------------------------|
| E17, E18 | USB_IN           | Power supply from USB charger to buck circuits                                                           |
| M17, M18 | DC_IN            | Power supply from wall charger to buck circuits                                                          |
| L18      | VDD_CDRV         | Power supply for charger's buck power FET driver                                                         |
| F4       | VDD_L1_2_12_18   | Power supply for L1, L2, L12, and L18 LDO circuits; also powers digital interface pins to/from modem IC. |
| G1       | VDD_L3_15_17     | Power supply for L3, L15, and L17 LDO circuits                                                           |
| K5       | VDD_L4_L14_spLDO | Power supply for L4, L14, RF_CLK, and VREG_XO LDO circuits                                               |
| K1       | VDD_L5_8_16      | Power supply for L5, L8, and L16 LDO circuits                                                            |
| N2       | VDD_L6_7         | Power supply for L6 and L7 LDO circuits                                                                  |
| M2       | VDD_L9_11        | Power supply for L9 and L11 LDO circuits                                                                 |
| B2       | VDD_L10_22       | Power supply for L10 and L22 LDO circuits                                                                |
| J2       | VDD_L21_23_29    | Power supply for L21, L23, and L29 LDO circuits                                                          |
| B5       | VDD_L24          | Power supply for L24 LDO circuits                                                                        |
| B4       | VDD_L25          | Power supply for L25 LDO circuits                                                                        |
| P2       | VDD_L26          | Power supply for L26 LDO circuits                                                                        |
| U5       | VDD_L27          | Power supply for L27 LDO circuits                                                                        |
| R2       | VDD_L28          | Power supply for L28 LDO circuits                                                                        |
| U1       | VDD_NCP          | Power supply for NCP circuits                                                                            |
| A6       | VDD_S1           | Power supply for S1 buck converter                                                                       |
| A12      | VDD_S2           | Power supply for S2 buck converter                                                                       |
| A11      | VDD_S3           | Power supply for S3 buck converter                                                                       |
| V12      | VDD_S4           | Power supply for S4 buck converter                                                                       |
| A15, A16 | VDD_S5           | Power supply for S5 buck converter                                                                       |
| V15, V16 | VDD_S6           | Power supply for S6 buck converter                                                                       |
| V6       | VDD_S7           | Power supply for S7 buck converter                                                                       |
| V11      | VDD_S8           | Power supply for S8 buck converter                                                                       |

Table 2-11 Pin descriptions - grounds

| Pad #                                                         | Pad name    | Functional description                               |
|---------------------------------------------------------------|-------------|------------------------------------------------------|
| H9, H10, H11, J8, J9, J10, J11, K8, K9, K10, K11, L9, L10, V1 | GND         | Ground for all non-specialized circuits.             |
| T17                                                           | GND_CHG_DRV | Ground for charger's buck power FET driver.          |
| L11                                                           | GND_CHG     | Ground for charger buck converter circuits.          |
| R17, R18                                                      | GND_CHG_HP  | Ground for charger's buck high power circuits.       |
| D15                                                           | GND_DRV     | Ground for flash drivers and vibration motor driver. |
| U2                                                            | GND_NCP     | Ground for NCP circuits.                             |
| C2                                                            | GND_REF     | Ground for bandgap reference circuit.                |
| A8                                                            | GND_S1      | Ground for S1 buck converter circuits.               |
| A14                                                           | GND_S2      | Ground for S2 buck converter circuits.               |
| A9                                                            | GND_S3      | Ground for S3 buck converter circuits.               |
| V14                                                           | GND_S4      | Ground for S4 buck converter circuits.               |
| B18, C18                                                      | GND_S5      | Ground for S5 buck converter circuits.               |
| T18, U18                                                      | GND_S6      | Ground for S6 buck converter circuits.               |
| V8                                                            | GND_S7      | Ground for S7 buck converter circuits.               |
| V9                                                            | GND_S8      | Ground for S8 buck converter circuits.               |
| Н8                                                            | GND_XO      | Ground for 19.2 MHz XO circuits.                     |
| T1                                                            | GND_XOADC   | Ground for XO ADC circuits.                          |
| L8                                                            | GND_XOBUF   | Ground for 19.2 MHz XO buffer circuits.              |

# 3 Electrical Specifications

## 3.1 Absolute maximum ratings

Operating the PM8921 device under conditions beyond its absolute maximum ratings (Table 3-1) may damage the device. Absolute maximum ratings are limiting values to be considered individually when all other parameters are within their specified operating ranges. Functional operation and specification compliance under any absolute maximum condition, or after exposure to any of these conditions, is not guaranteed or implied. Exposure may affect device reliability.

Table 3-1 Absolute maximum ratings

| Symbol                          | Parameter                                              | Min  | Max                   | Units |
|---------------------------------|--------------------------------------------------------|------|-----------------------|-------|
| Power supply voltage            | es <sup>1</sup>                                        |      | ı.                    | 1.    |
| V <sub>OVP_SNS</sub>            | Voltage at the OVP sense pin (OVP_SNS)                 | -2   | +30                   | V     |
| $V_{DCIN}$                      | External charger voltage (DCIN pins)                   | -2   | +12                   | V     |
| V <sub>USBIN</sub>              | External USB voltage (USB_IN pins)                     | -2   | +30                   | V     |
| $V_{DD}$                        | Handset power supply voltage (VPH_PWR and VDD_XX pins) | -0.5 | +6.0                  | V     |
| V <sub>BAT_TRAN</sub> (< 10 ms) | Main battery voltage (VBAT pin)                        | -0.5 | +7.0                  | V     |
| Signal pins <sup>1</sup>        | J. 100                                                 |      | I                     | L     |
| V <sub>LED_DRV</sub>            | Current driver (LED) output voltage                    | -0.5 | +6.0                  | V     |
| $V_{IN}$                        | Voltage on any non-power supply pin <sup>2</sup>       | -0.5 | V <sub>XX</sub> + 0.5 | V     |
| ESD protection and the          | ermal conditions – see Section 7.1                     |      | 1                     |       |

- 1. Most operational pin voltages are limited by the handset power supply voltage (V<sub>DD</sub>). Exceptions are listed below:
  - The over-voltage protection sense pin (OVP\_SNS) is exposed to the full voltage from the external power supply such as a wall charger, and the DC\_IN pins are exposed to USB voltages or voltage-limited wall chargers.
  - The vibration motor driver output (VIB\_DRV\_N pin) is exposed to V<sub>DD</sub> plus the diode clamping voltage due to inductive kickback from the motor.
  - The current driver outputs are capable of supporting +5 V operation.
- V<sub>XX</sub> is the supply voltage associated with the input or output pin to which the test voltage is applied.

## 3.2 Recommended operating conditions

Operating conditions include parameters that are under the control of the user: power supply voltage and ambient temperature (Table 3-2). The PM8921 device meets all performance specifications listed in Section 3.3 through Section 3.11 when used within the recommended operating conditions unless otherwise noted in those sections (provided the absolute maximum ratings have never been exceeded).

Table 3-2 Recommended operating conditions

| Symbol              | Parameter                                                 | Min              | Тур    | Max      | Units  |
|---------------------|-----------------------------------------------------------|------------------|--------|----------|--------|
| Power supply        | y voltages <sup>1</sup>                                   | •                | ·      | "        |        |
| V <sub>OVP</sub>    | Voltage at the over-voltage protection pin USB_IN OVP_SNS | 3.3<br>3.3       | _<br>_ | 28<br>28 | V<br>V |
| V <sub>DCIN</sub>   | External charger voltage (DCIN pins) <sup>2</sup>         | 3.3              | _      | 10       | V      |
| V <sub>DD</sub>     | Handset power supply voltage (VPH_PWR and VDD_XX pins)    | 2.5 <sup>3</sup> | 3.6    | 4.5      | V      |
| $V_{BAT}$           | Main battery voltage (VBAT pin)                           | 2.5 <sup>3</sup> | 3.6    | 4.5      | V      |
| V <sub>COIN</sub>   | Coincell voltage (VCOIN pin)                              | 2                | 3.0    | 3.25     | V      |
| V <sub>MSM_IO</sub> | Digital I/O supply voltage                                | 1.75             | _      | 1.85 4   | V      |
| Signal pins 1       |                                                           |                  |        | 1        |        |
| $V_{LED\_DRV}$      | Current driver (LED) output voltage                       | 0.5              | _      | +5.0     | V      |
| Thermal cond        | ditions                                                   | ı                | ı      | I        |        |
| $T_C$               | Operating temperature (case)                              | -30              | +25    | +85      | °C     |

- 1. Most operational pin voltages are limited by the handset power supply voltage (V<sub>DD</sub>). Exceptions are listed below:
  - The over-voltage protection sense pin (OVP\_SNS) is exposed to the full voltage from the external power supply such as a wall charger, and the DC\_IN pins are exposed to USB voltages or voltage-limited wall chargers.
  - The vibration motor driver output (VIB\_DRV\_N pin) is exposed to V<sub>DD</sub> plus the diode clamping voltage due to inductive kickback from the motor.
  - The current driver outputs are capable of supporting +5 V operation.
- 2. The stated minimum value defines the threshold for the *charger invalid* interrupt only.
- 3. Increased maximum to 4.5 V to support "high-voltage" Li batteries. Lower min to 2.5 V to support "low-voltage" Li batteries.
- 4. Only 1.8 V I/O supported.

## 3.3 DC power consumption

This section specifies DC power supply currents for the various IC operating modes (Table 3-3). Typical currents are based upon PM8921 IC operation at room temperature (+25°C) using default parameter settings.

Table 3-3 DC power supply currents

|                   | Parameter                                                                     | Comments | Min      | Тур        | Max        | Unit     |
|-------------------|-------------------------------------------------------------------------------|----------|----------|------------|------------|----------|
| I <sub>BAT1</sub> | Supply current, active mode <sup>1</sup>                                      |          | _        | 5.3        | 6.0        | mA       |
| I <sub>BAT2</sub> | Supply current, sleep mode <sup>2 3</sup> 32 kHz XTAL clock 19.2 MHz XO clock |          | <u>-</u> | 160<br>240 | 240<br>360 | μA<br>μA |
| I <sub>BAT3</sub> | Supply current, off mode <sup>4</sup>                                         |          | -        | 5          | 18         | μΑ       |

Table 3-3 DC power supply currents (cont.)

|                   | Parameter Comments                                                                                    |            | Min         | Тур           | Max           | Unit           |
|-------------------|-------------------------------------------------------------------------------------------------------|------------|-------------|---------------|---------------|----------------|
| I <sub>COIN</sub> | Coincell supply current <sup>5</sup> Off mode, XTAL on Off mode, XTAL off <sup>6</sup> Off mode, RCCA |            | -<br>-<br>- | 2.5<br>2<br>5 | 3<br>2.5<br>8 | μΑ<br>μΑ<br>μΑ |
| I <sub>CHG</sub>  | External supply current <sup>7</sup>                                                                  | Sleep mode | _           | 13.3          | 15.0          | mA             |

- I<sub>BAT1</sub> is the total supply current from a main battery with the PM8921 IC on, crystal oscillators on, XO\_D0 on at 19.2 MHz, driving no load, and these voltage regulators on with no load at the following: VREG\_S1 = 1.225 V, VREG\_S3 = 1.05 V, VREG\_S4 = 1.8 V, VREG\_L1 = 1.05 V, VREG\_L3 = 3.075 V, VREG\_L4 = 1.8 V, VREG\_L5 = 2.95 V, VREG\_L6 = 2.95 V, VREG\_L7 = 2.95 V, VREG\_L24 = 1.05 V, VREG\_L25 = 1.225 V (bypass mode), and MPP5 = 1.25 V.
- 2. I<sub>BAT2</sub> is the total supply current from a main battery with the PM8921 IC on, these voltage regulators on with no load and low-power mode enabled: VREG\_S1 = 0.75 V, VREG\_S3 = 0.75 V, VREG\_S4 = 1.8 V, VREG\_L1 = 1.05 V, VREG\_L4 = 1.8 V, VREG\_L5 = 2.95 V, VREG\_L6 = 2.95 V, VREG\_L24 = 0.75 V (bypass mode), VREG\_L25 = 0.75 V (bypass mode). All other regulators are off, 19.2 MHz crystal oscillator is off, XO buffer off, and all XO\_EN signals are low. MBG is in low-power mode.
- 3. I<sub>BAT2</sub> is the total supply current from a main battery with the PM8921 IC on, these voltage regulators on with no load and low-power mode enabled: VREG\_S1 = 0.75 V, VREG\_S3 = 0.75 V, VREG\_S4 = 1.8 V, VREG\_L1 = 1.05 V, VREG\_L4 = 1.8 V, VREG\_L5 = 2.95 V, VREG\_L6 = 2.95 V, VREG\_L24 = 0.75 V (bypass mode), VREG\_L25 = 0.75 V (bypass mode). All other regulators are off, 19.2 MHz crystal oscillator is on, XO buffer off, and all XO\_EN signals are low. MBG is in low-power mode.
- 4. I<sub>BAT3</sub> is the total supply current from a main battery with the PM8921 IC off and the 32 kHz crystal oscillator on. This only applies when the temperature is between -30°C and 60°C.
- 5. I<sub>COIN</sub> is the total supply current from a 3.0 V coincell with the PM8921 IC off and the 32 kHz crystal oscillator on. This only applies when the temperature is between -30°C and 60°C.
- 6. This is the total supply current from a 3.0 V coincell with the PM8921device off, the 32 kHz crystal oscillator off, and RCCAL enabled with nominal settings. This only applies when the temperature is between -30°C and 60°C. This does not include the peak currents when RC Cal is performed and is the average current.
- 7. I<sub>CHG</sub> is the total supply current from a charger, with the device configured into the sleep mode as specified in Note 2 above with DC\_IN = 7.0 V and VMAXSEL setting = 4.2 V.

### 3.4 Digital logic characteristics

PM8921 IC digital I/O characteristics such as voltage levels, current levels, and capacitance are specified in Table 3-4.

Table 3-4 Digital I/O characteristics 1

|                    | Parameter                              | Comments                                   | Min                   | Max                  | Unit |
|--------------------|----------------------------------------|--------------------------------------------|-----------------------|----------------------|------|
| V <sub>IH</sub>    | High-level input voltage               |                                            | 0.65·V <sub>IO</sub>  | V <sub>IO</sub> +0.3 | V    |
| V <sub>IL</sub>    | Low-level input voltage                |                                            | -0.3                  | 0.35·V <sub>IO</sub> | V    |
| V <sub>SHYS</sub>  | Schmitt hysteresis voltage             |                                            | 15                    | _                    | mV   |
| ΙL                 | Input leakage current <sup>2</sup>     | $V_{IO}$ = max, $V_{IN}$ = 0 V to $V_{IO}$ | -0.20                 | +0.20                | μΑ   |
| V <sub>OH</sub>    | High-level output voltage              | I <sub>out</sub> = I <sub>OH</sub>         | V <sub>IO</sub> -0.45 | V <sub>IO</sub>      | V    |
| V <sub>OL</sub>    | Low-level output voltage               | I <sub>out</sub> = I <sub>OL</sub>         | 0                     | 0.45                 | V    |
| I <sub>OH</sub>    | High-level output current <sup>3</sup> | V <sub>out</sub> = V <sub>OH</sub>         | 3                     | _                    | mA   |
| I <sub>OL</sub>    | Low-level output current <sup>3</sup>  | V <sub>out</sub> = V <sub>OL</sub>         | _                     | -3                   | mA   |
| I <sub>OH_XO</sub> | High-level output current <sup>3</sup> | XO digital clock outputs only              | 6                     | _                    | mA   |
| I <sub>OL_XO</sub> | Low-level output current <sup>3</sup>  | XO digital clock outputs only              | _                     | -6                   | mA   |
| C <sub>IN</sub>    | Input capacitance 4                    | ( y '/10.                                  | _                     | 5                    | pF   |

<sup>1.</sup>  $V_{IO}$  is the supply voltage for the MSM/PM IC interface (most PMIC digital I/Os).

### 3.5 Input power management

All parameters associated with input power management functions are specified.

## 3.5.1 Wall charging over-voltage protection

The voltage at OVP\_SNS is always monitored. If it is more than about 2 V, the OVP circuits are automatically enabled. Once the circuits are enabled, if OVP\_SNS is less than VMAX (7 V nominal), the OVP\_CTL output causes the external NMOS switch to close, thereby connecting the external supply voltage to the DC\_IN node. If the voltage exceeds VMAX, the OVP\_CTL output is immediately driven low to open the NMOS switch and protect the DCIN node.

### 3.5.2 External supply detection

The PMIC continually monitors the external supply voltage (at DCIN) and the handset supply voltage ( $V_{DD}$  at VPH\_PWR). Internal detector circuits measure these voltages to recognize when supplies are connected or removed, and verify they are within their valid ranges when connected.

<sup>2.</sup> MPP and GPIO pins comply with the input leakage specification only when configured as a digital input or set to its tri-state mode.

<sup>3.</sup> Output current specifications apply to all digital outputs unless specified otherwise, and are superseded by specifications for specific pins (such as MPP and GPIO pins).

<sup>4.</sup> Input capacitance is guaranteed by design but is not 100% tested.

Hysteresis prevents undesired switching near the thresholds, and status is reported to the on-chip state-machine and to the MSM or QSC devices via interrupts.

Circuits detect when the external supply is removed by monitoring the voltage across the internal pass transistor. The detection circuitry is triggered when the DC\_IN voltage drops to about 100 mV higher than  $V_{DD}$ . As this differential voltage (DC\_IN -  $V_{DD}$ ) drops below 100 mV, the detection circuitry cuts the bias to the pass transistor so that the removal can be detected. Without this circuit, when the external supply is suddenly disconnected the pass transistor can operate in its reverse mode and keep sufficient voltage on DC\_IN so that the phone will not realize that the external supply has been disconnected.

Performance specifications for the supply detection functions are presented in Table 3-5.

Table 3-5 Supply detection performance specifications

| Symbol                     | Parameter                                                                   | Condition                  | Min  | Тур  | Max  | Unit                                  | Notes |
|----------------------------|-----------------------------------------------------------------------------|----------------------------|------|------|------|---------------------------------------|-------|
| Recommended                | Input range for the SMBC a                                                  | ssuming a 4.2 V battery    |      |      |      |                                       |       |
| V <sub>USBIN</sub>         | USB input voltage                                                           |                            | 4.35 | _    | 6.5  | V                                     | 1     |
| V <sub>OVP_SNS</sub>       | OVP input voltage                                                           |                            | 4.5  | _    | 9.5  | V                                     | 1     |
| Undervoltage de            | etection                                                                    | .33                        | 1    |      |      | <u> </u>                              |       |
|                            | Coarse detect threshold                                                     | USBIN and OVP_SNS, rising  | 1.4  | 1.7  | 2.0  | V                                     |       |
| V <sub>THR_UVD_R</sub>     | UVD threshold                                                               | USBIN and OVP_SNS, rising  | 4.15 | 4.25 | 4.35 | V                                     | 2     |
| V <sub>THR_UVD_F</sub>     | UVD threshold                                                               | USBIN and OVP_SNS, falling | 3.75 | 3.85 | 3.95 | V                                     | 3     |
| V <sub>HYST_UVD</sub>      | UVD threshold hysteresis                                                    | USBIN and OVP_SNS          | 350  | 400  | 450  | mV                                    |       |
| T <sub>DB_UVD_R</sub>      | UVD debounce                                                                | USBIN and OVP_SNS, rising  | _    | 40   | _    | ms                                    |       |
| T <sub>DB_UVD_F</sub>      | UVD debounce                                                                | USBIN and OVP_SNS, falling | _    | 1    | 3    | μs                                    |       |
| Overvoltage pro            | tection                                                                     |                            |      |      |      |                                       |       |
| V <sub>OVP</sub>           | Overvoltage tolerance                                                       |                            | 30   | _    | _    | V                                     |       |
| V <sub>THR_OVP_USBIN</sub> | USBIN OVP threshold programmable settings                                   | USBIN, rising              | 5.5  | 6.5  | 7.0  | V                                     | 4     |
| V <sub>THR_OVP_DCIN</sub>  | OVP_SNS threshold programmable settings                                     | OVP_SNS, rising            | 8.5  | 9.5  | 10.0 | V                                     | 4     |
|                            | OVP threshold accuracy                                                      | USBIN and OVP_SNS          | -2   |      | +2   | %                                     | 5     |
| V <sub>HYST_OVP</sub>      | OVP threshold hysteresis                                                    | USBIN and OVP_SNS, falling | 150  | 200  | 250  | mV                                    |       |
| T <sub>DB_OVP_F</sub>      | OVP debounce                                                                | USBIN and OVP_SNS, rising  | _    | 0.4  | 1    | μs                                    |       |
| T <sub>DB_OVP_R</sub>      | OVP debounce                                                                | USBIN and OVP_SNS, falling | _    | 40   | _    | ms                                    |       |
|                            | OVP FET turn-off time                                                       |                            | _    | 1    | 3    | μs                                    |       |
|                            | USBIN OVP FET Rds(on)                                                       | USBIN = 5.0 V              | _    | 150  | 250  | mΩ                                    | 6     |
|                            | OVP_SNS FET V <sub>GS</sub><br>(V <sub>OVP_CNTRL</sub> – V <sub>CHG</sub> ) | External OVP FET turned on | -    | 5    | 6    | V                                     |       |
| Negative voltage           | e protection                                                                | 1                          | 1    | 1    | 1    | I                                     | 1     |
|                            | Negative voltage tolerance                                                  | USBIN and OVP_SNS          | _    | _    | -0.3 | V                                     |       |
|                            | +                                                                           | +                          | +    |      |      | · · · · · · · · · · · · · · · · · · · | -     |

#### Notes:

- 1. These are recommended operating ranges. The acceptable operating ranges are defined by the corresponding UVD and OVP thresholds.
- 2. To meet the 4.4 V minimum VBUS voltage from an unloaded bus-powered hub as specified in the USB 2.0 specification.
- 3. To meet the 4.1 V minimum VBUS undershoot as specified in the USB BC 1.1 specification.
- 4. In 0.5 V steps.
- 5. After PMIC poweron.
- 6. Including package resistance.

#### 3.5.3 **SMBC**

The PM8921 device uses a new SMBC architecture. Table 3-6 provides the detailed specifications for the SMBC.

Table 3-6 SMBC specifications

| Parameter                                              | Condition                                                                                               | Min   | Тур   | Max   | Units |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Battery/VDD voltage programmable range <sup>1</sup>    | (9)                                                                                                     | 3.4   | _     | 4.5   | V     |
| Battery/VDD voltage accuracy                           | Including line and load regulation                                                                      | -30   | _     | 30    | mV    |
| Battery charge current programmable range <sup>2</sup> | 6.35                                                                                                    | 325   | _     | 2025  | Α     |
| Battery charge current accuracy                        | ,0,0                                                                                                    | -5    | _     | +5    | %     |
| Input voltage limit programmable range <sup>3</sup>    | 2 1/C.                                                                                                  | 4.3   | _     | 6.5   | V     |
| Input voltage limit accuracy                           | 2 10                                                                                                    | -2    | _     | 2     | %     |
| USBIN input current limit <sup>4</sup>                 | 100 mA setting                                                                                          | 86    | 90    | 95    | mA    |
| 7,7.                                                   | 500 mA setting                                                                                          | 448   | 471   | 495   | mA    |
|                                                        | 1.1 A setting                                                                                           | 0.991 | 1.043 | 1.095 | Α     |
| nio.                                                   | 1.5 A setting                                                                                           | 1.353 | 1.424 | 1.495 | Α     |
| Rated output (VDD) current                             | Continuous                                                                                              |       | 2.1   | _     | Α     |
| Switching frequency <sup>5</sup>                       |                                                                                                         | 1.6   | _     | 3.2   | MHz   |
| Efficiency 1 <sup>6</sup>                              | I <sub>BAT</sub> = 750 A<br>V <sub>BAT</sub> = 3.7 V<br>USB_IN = 5.0 V<br>or DCIN_SNS = 6.0 V           | -     | 90    | _     | %     |
| Efficiency 2 <sup>7</sup>                              | I <sub>BAT</sub> = 100 mA or 1.5 A<br>V <sub>BAT</sub> = 3.7 V<br>USB_IN = 5.0 V<br>or DCIN_SNS = 6.0 V | _     | 85    | _     | %     |

- 1. 20 mA steps, 3.6 V default
- 2. 50 mA steps, 325 mV default
  - 3. 100 mV steps, 4.3 V default
- 4. 100 mA default; available settings are 100 mA, 500 mA, 700 mA, 850 mA, 900 mA, 1100 mA, 1300 mA, and 1500 mA
  - 5. 3.2 MHz default
  - 6. FSW = 1.6 MHz; inductor DCR = 100 m $\Omega$
  - 7. FSW = 1.6 MHz; inductor DCR = 100 m $\Omega$

#### 3.5.3.1 Main battery charging

The PM8921 IC conducts battery charging with less software interaction than previous generation designs. This is made possible by the IC's state-machine.

The charging algorithm uses as many as four charging techniques: trickle, constant current, constant voltage, and pulsed. Battery voltage, external supply voltage, and total detected current conditions are available to the on-chip state-machine. (The same measurements are also available to the MSM or QSC device via the analog multiplexer). This allows the state-machine to monitor charging parameters, make decisions, and control the charging process. The end of each stage is detected by the state-machine, and the next stage is executed automatically and autonomously (without software intervention). The state-machine signals the end-of-charge to the MSM or QSC device via an interrupt.

The first step in the automated charging process determines if trickle charging is needed. Charging of a *severely* depleted battery must begin with trickle charging to limit the current, avoid pulling  $V_{DD}$  down, and protect the battery from more charging current than it can handle. Once a minimum battery voltage is established using trickle charging, constant-current charging is enabled to charge the battery quickly – this mode is sometimes called fast charging. Once the battery approaches its target voltage, the charge is completed using either constant voltage or pulse charging.

PMIC performance specifications for each of these charging techniques are given in the following subsections.

#### 3.5.3.1.1 Trickle charging

The trickle charger is an on-chip programmable current source that supplies current from  $V_{DD}$  to the VBAT pin; pertinent performance specifications are given in Table 3-7.

| Parameter                                                                                | Condition                | Min  | Тур     | Max      | Units |
|------------------------------------------------------------------------------------------|--------------------------|------|---------|----------|-------|
| Trickle charge current programmable range <sup>1</sup>                                   |                          | 50   | _       | 200      | mA    |
| Trickle charge current accuracy                                                          |                          | ±1   | 0% of s | etting ± | 5 mA  |
| Trickle voltage threshold programmable range <sup>2</sup>                                |                          | 2.05 | _       | 2.8      | V     |
| Trickle voltage threshold accuracy                                                       |                          | -50  | _       | +50      | mV    |
| V <sub>weak</sub> System weak threshold programmable range (100 mV steps, 3.2 V default) |                          | 2.1  | 3.2     | 3.6      | V     |
| System weak threshold accuracy                                                           |                          | -50  | _       | +50      | mV    |
| Voltage hysteresis                                                                       | V <sub>bat</sub> falling | 15   | 20      | 25       | mV    |
| Debounce                                                                                 |                          | _    | 1       | _        | s     |

Table 3-7 Trickle charging performance specifications

2. 50 mV steps, 2.8 mV default

<sup>1. 10</sup> mA steps, 50 mA default

#### 3.5.3.1.2 ATC indication

During ATC, the 5 mA nominal ATC\_LED current sink turns on and off at a 0.5 Hz rate. An LED can be connected to the ATC LED pin, as shown in Figure 3-1.



LED can be connected to the ATC\_LED pin

Figure 3-1 LED connected to the ATC LED pin

The anode can be switched to VPH\_PWR, an external boosted 5 V supply, or an internally generated voltage of approximately 5 V that is regulated down from DC\_IN. The internal supply will be used during ATC. The ATC\_LED\_sink pin can also be turned on explicitly by direct SBI transactions or by using the light pulse generator module.

See the ATC LED indicator (Section 3.8) and its supply in General housekeeping (Section 3.7).

#### 3.5.3.1.3 Constant current charging

Constant current charging uses closed-loop control of the pass transistor to regulate the total current (handset electronics plus charging current) to match the programmed value (IMAXSEL). The PMIC parameters associated with constant current charging are specified in the following subsections:

External supply voltagesBattery voltage detectorSection 3.5.4.8

Charging current is a function of the external supply voltage (such as DC\_IN) for a fixed battery voltage (VBAT). The charging current will be reduced significantly if DC\_IN is not sufficiently larger than VBAT. An example curve showing the charging current versus DC\_IN is shown with VBAT fixed at 4.1 V.

Charging current is also a function of the battery voltage for a fixed external supply voltage. Charging current drops off quickly as  $V_{BAT}$  approaches DC\_IN. An example curve showing the charging current versus  $V_{BAT}$  is shown with DC\_IN fixed at 5 V.

Additional performance specifications for constant current charging are not required.

#### 3.5.3.1.4 Constant voltage charging

Once constant current charging of a lithium-ion battery is completed, the charging continues using either constant voltage or pulsed techniques. Specifications pertaining to constant voltage charging are addressed in this subsection; pulse charging is covered in Section 3.5.4.

PMIC support of constant voltage charging is very similar to its constant current mode: the battery MOSFET is closed and the pass transistor is closed-loop controlled. But in this case, the closed-loop control regulates the voltage at VBAT to match the programmed value VMAXSEL. This ensures the most accurate final battery voltage – lithium-ion battery manufacturers recommend a voltage accuracy of 1% or better at the end of charge.

The PM8921 IC parameters associated with constant voltage charging are specified in the following subsections:

Section 3.5.2 ■ External supply voltages Battery voltage detector Section 3.5.4.8

Additional performance specifications are not required.



Figure 3-2 Charging flow diagram

Table 3-8 SMBC exception handling

| Exception event     | Description                                                                                      | Condition         | Battery charging | VPH_PWR source | Buck   | Trickle charger | BAT FET<br>(if present) | T <sub>TRKL</sub> and T <sub>CHG</sub> | Тснс_wp | Note     |
|---------------------|--------------------------------------------------------------------------------------------------|-------------------|------------------|----------------|--------|-----------------|-------------------------|----------------------------------------|---------|----------|
| No exception        | Everything OK, actively charging                                                                 |                   | Run              | Chg            | B or T | .0)             | (On/closed)             | Run                                    | Run     | Baseline |
| Charging complete   |                                                                                                  | BATFET absent     | Stop             | Batt           | Off    | Off             | -                       | Stop                                   | Stop    |          |
|                     |                                                                                                  | BATFET present    | Stop             | Chg            | On     | Off             | Off/open                | Stop                                   | Stop    |          |
| Adapter interface   |                                                                                                  |                   |                  | 10             |        |                 |                         |                                        |         |          |
| Charger not OK      | No valid charging source.<br>Both USBIN and DCIN are<br>gone, over-voltage, or<br>under-voltage. |                   | Stop             | Batt           | Off    | Off             | (On/closed)             | Stop                                   | Stop    |          |
| USB suspended       | USB port is suspended by<br>the host, and no more than<br>2.5 mA can be drawn (from<br>SSBI).    |                   | Stop             | Batt           | Off    | Off             | (On/closed)             | Stop                                   | Stop    |          |
| Battery interface   |                                                                                                  |                   |                  |                |        |                 |                         |                                        |         |          |
| Battery gone        | The battery presence detection circuit indicates                                                 | BATFET absent     | Stop             | Chg            | On     | Off             | _                       | rest                                   | Stop    |          |
|                     | that the battery is missing.                                                                     | BATFET present    | Stop             | Chg            | On     | Off             | Off/open                | rest                                   | Stop    |          |
| Battery temp not OK | The battery temperature monitoring circuit indicates                                             | BATFET absent     | Stop             | Batt           | Off    | Off             | -                       | Stop                                   | Run     | 1        |
|                     | that the battery is hot or cold.                                                                 | BATFET present    | Stop             | Chg            | On     | Off             | Off/open                | Stop                                   | Run     | 1        |
|                     |                                                                                                  | In HW-Ctrl<br>ATC | Stop             | N/A            | Off    | Off             | (On/closed)             | Run                                    | Stop    | 4        |

Table 3-8 SMBC exception handling (cont.)

| Exception event          | Description                                       | Condition                 | Battery charging | VPH_PWR source | Buck | Trickle charger | BAT FET<br>(if present) | Тткк and Тсно | Тсн_с_wp | Note |
|--------------------------|---------------------------------------------------|---------------------------|------------------|----------------|------|-----------------|-------------------------|---------------|----------|------|
| Switch-mode charging     | control                                           |                           |                  |                |      | R               |                         |               |          |      |
| Charger temp too high    | The SMBC buck or trickle charger temp exceeds the | In HW-Ctrl<br>ATC         | Stop             | None           | Off  | Off             | (On/closed)             | Run           | Stop     | 4    |
|                          | limit.                                            | In SW-Ctrl<br>trickle chg | Stop             | Chg            | On   | Off             | (Off/open)              | Stop          | Run      | 1    |
|                          |                                                   | In SW-Ctrl fast chg       | Stop             | Bat            | Off  | Off             | (On/closed)             | Stop          | Run      | 1    |
| Charging disabled        | SW disables charger via SSBI.                     | BATFET absent             | Stop             | Batt           | Off  | Off             | _                       | Stop & rest   | Stop     |      |
|                          |                                                   | BATFET present            | Stop             | Chg            | Off  | Off             | Off/open                | Stop & rest   | Stop     |      |
| Charging paused          | SW pauses battery charging via SSBI.              | BATFET absent             | Stop             | Batt           | Off  | Off             | _                       | Stop          | Run      |      |
|                          |                                                   | BATFET present            | Stop             | Chg            | On   | Off             | Off/open                | Stop          | Run      |      |
| T <sub>TRKL</sub> expire | Trickle charging timer expires.                   | BATFET absent             | Stop             | Batt           | Off  |                 | _                       | Stop          | Stop     | 2    |
|                          |                                                   | BATFET present            | Stop             | Chg            | On   |                 | Off/open                | Stop          | Stop     | 2    |
| T <sub>CHG</sub> expire  | Maximum charging timer expires.                   | BATFET absent             | Stop             | Batt           | Off  |                 | _                       | Stop          | Stop     | 2    |
|                          |                                                   | BATFET present            | Stop             | Chg            | On   |                 | Off/open                | Stop          | Stop     | 2    |

Table 3-8 SMBC exception handling (cont.)

| Exception event            | Description                                                                              | Condition         | Battery charging | VPH_PWR source | Buck | Trickle charger | BAT FET<br>(if present) | T <sub>TRKL</sub> and T <sub>CHG</sub> | Тсне_wp | Note |
|----------------------------|------------------------------------------------------------------------------------------|-------------------|------------------|----------------|------|-----------------|-------------------------|----------------------------------------|---------|------|
| T <sub>CHG_WD</sub> expire | Charging SW not responding causing charger WD timer                                      | BATFET absent     | Stop             | Batt           | Off  | 29              | _                       | Stop                                   | Stop    | 2    |
|                            | expires.                                                                                 | BATFET present    | Stop             | Chg            | On   | 5.              | Off/open                | Stop                                   | Stop    |      |
| VTRKL_FAULT                | VBAT rises above V <sub>TRKL</sub> <sub>FAULT</sub> during trickle charging.             |                   | Stop             | Chg            | On   | CO.             | Off/open                | Stop                                   | Stop    |      |
| PMIC infrastructure        |                                                                                          |                   |                  | 60             |      |                 |                         |                                        | Stop    |      |
| VPH_PWR_EN: 1> 0           | PON module requests the charger <b>not</b> to bring up VDD.                              |                   | Stop             | Off            | Off  |                 | Off/open                | Stop & rest                            | Stop    | 3    |
| PON not OK                 | PON module gets stuck in the powerup sequence, or the MSM device fails to raise PS_HOLD. | 9                 | Stop             | Chg            | On   |                 | Off/open                | Stop                                   | Stop    |      |
| CRIT_SHTDWN                | MBG not OK, or PMIC over-temperature stage 2                                             | In HW-Ctrl<br>ATC | Stop             | OFF            |      |                 | Off/open                | Stop & rest                            | Stop    |      |
|                            | occurred.                                                                                | Not in ATC        | Stop             |                |      |                 |                         |                                        | Stop    |      |

### 3.5.3.2 Battery temperature monitoring specifications

If the system does not use a BAT\_ID pin, then the unused BAT\_ID pin can be grounded.

Starting with ES2 and CS, if BATT\_THERM is not needed, Qualcomm recommends grounding the BATT\_THERM pin, and it is necessary to disable the feature in the software.

Table 3-9 lists battery interface specifications.

### Table 3-9 Battery interface specifications

| Parameter                                           | Condition                                            | Min | Тур | Max | Unit | Notes                    |
|-----------------------------------------------------|------------------------------------------------------|-----|-----|-----|------|--------------------------|
| Battery-temperature monitoring                      |                                                      |     |     |     |      |                          |
| Cold-comparator threshold programmable settings     | Fraction of V <sub>REF_BAT_THM</sub>                 | 70  | _   | 80  | %    | Selectable as 70% or 80% |
| Cold-comparator offset                              |                                                      | -10 | _   | 10  | mV   |                          |
| Cold-comparator voltage hysteresis, for 70% setting | V <sub>REF_BAT_THM</sub> failing (battery warming)   | -80 | -   | -40 | mV   |                          |
| Cold-comparator voltage hysteresis, for 80% setting | V <sub>REF_BAT_THM</sub> falling (battery warming)   | -70 | -   | -35 | mV   |                          |
| Cold-comparator debounce                            | V <sub>REF_BAT_THM</sub> rising or falling           | 1   | _   | 2   | S    |                          |
| Hot-comparator threshold programmable settings      | Fraction of V <sub>REF_BAT_THM</sub>                 | 25  | _   | 35  | %    | Selectable as 25% or 35% |
| Hot-comparator offset                               | 32                                                   | -10 | _   | 10  | mV   |                          |
| Hot-comparator voltage hysteresis, for 35% setting  | V <sub>REF_BAT_THM</sub> failing (battery cooling)   | 25  | -   | 50  | mV   |                          |
| Hot-comparator voltage hysteresis, for 25% setting  | V <sub>REF_BAT_THM</sub> falling (battery cooling)   | 15  | _   | 30  | mV   |                          |
| Hot-comparator debounce                             | V <sub>REF_BAT_THM</sub> rising or falling           | 1   | _   | 2   | S    |                          |
| Battery presence detection (BPD)                    | V. 21                                                | 1   |     |     |      |                          |
| BPD-comparator threshold                            | Fraction of V <sub>REF_BAT_THM</sub>                 | _   | 95  | _   | %    |                          |
| BPD-comparator offset                               | 00, 10,                                              | -50 | _   | 50  | mV   |                          |
| BPD-comparator debounce                             | V <sub>REF_BAT_THM</sub> rising (battery removal)    | 1   | _   | 3   | μs   |                          |
|                                                     | V <sub>REF_BAT_THM</sub> falling (battery insertion) | _   | 1   | _   | s    |                          |



Figure 3-3 BTM diagram

Table 3-10 BTM calculations

| Batter charging temperature window | BTM comp.<br>thresholds | R <sub>s1</sub> and R <sub>s2</sub> calculation     |
|------------------------------------|-------------------------|-----------------------------------------------------|
| 0°C-40/45°C                        | 70%/35%                 | $R_{S1} = \frac{39 \cdot (R_{COLD} - R_{HOT})}{70}$ |
|                                    |                         | $R_{S2} = \frac{3 R_{COLD} - 13 R_{HOT}}{10}$       |
| -10°C-60°C                         | 80%/20%                 | $R_{S1} = \frac{4 \cdot (R_{COLD} - R_{HOT})}{15}$  |
|                                    |                         | $R_{S2} = \frac{R_{COLD} - 16 R_{HOT}}{15}$         |

#### 3.5.4 BMS

The module provides function to monitor the battery capacity in conjunction with XOADC, which provides battery voltage information when needed.

### 3.5.4.1 Battery voltage alarm

A programmable window detector continuously monitors the battery voltage at VBAT. Both thresholds, upper and lower, are programmable and include voltage hysteresis to ensure stability. To prevent brief voltage transients from generating interrupts unnecessarily, the out-of-range condition must stay triggered for a certain amount of time before an interrupt is generated. This delay, referred to as time hysteresis, is also programmable. If the battery voltage returns in-range before the programmed delay, the delay timer is reset and no interrupt is generated.

Performance specifications for the battery voltage alarm circuits are given in Table 3-11.

**Parameter** Min Max Comments/conditions +50 mV Assuming 0.5% accuracy for the 1.25 V release Battery alarm accuracy -50 mV Explicit hysteresis is 1% of V<sub>BATT</sub> (see Figure 3-4) Battery threshold hysteresis (V<sub>BATT</sub> < 4.5 V) 20 mV 30 mV Time hysteresis  $(4.5 \text{ V} < \text{V}_{BATT} < 5.5 \text{ V})$ 60 mV 80 mV Explicit hysteresis is 1% of V<sub>BATT</sub> (see Figure 3-4)

Table 3-11 Battery voltage alarm performance specifications



Figure 3-4 Hysteresis

Comparator output

#### 3.5.4.2 UVLO

The handset supply voltage  $(V_{DD})$  is monitored continuously by a UVLO circuit that automatically turns off the device at severely low  $V_{DD}$  conditions. However, the programmable UVLO threshold is lower than the low battery threshold, described in Section 3.5.4.8.

Other than the programmable threshold, software is not involved in UVLO detection. Hysteresis and time delays are not programmable, and UVLO events do not generate interrupts. They are reported to the MSM or QSC devices via the PON\_RESET\_N signal. UVLO-related voltage and timing specifications are listed in Table 3-12.

Table 3-12 UVLO performance specifications

| Parameter                  | Comments           | Min   | Тур   | Max   | Units |
|----------------------------|--------------------|-------|-------|-------|-------|
| Threshold voltage, falling | Programmable value | 1.500 | 2.700 | 3.050 | V     |
| Threshold voltage accuracy |                    | -5    | _     | +5    | %     |
| Hysteresis                 |                    | 100   | 175   | 250   | mV    |
| UVLO detection interval    |                    | _     | 1.0   | _     | μs    |

#### 3.5.4.3 SMPL

The PMIC SMPL feature initiates a poweron sequence if the monitored phone voltage ( $V_{DD}$ ) drops out of range and then returns in-range within a programmable interval. When enabled by software, SMPL achieves immediate and automatic recovery from momentary power loss (such as a brief battery disconnect when the phone is jarred).

If only SMPL support is desired, the 19.2 MHz XO circuits can be disabled – the SMPL function can be clocked by either the 32 kHz crystal or the internal RC oscillator.

SMPL performance specifications are given in Table 3-13.

Table 3-13 SMPL performance specifications

| Parameter                          | Comments           | Min | Тур | Max | Units |
|------------------------------------|--------------------|-----|-----|-----|-------|
| Minimum SMPL interval <sup>1</sup> | Programmable range | 0.1 | _   | 2.0 | S     |

The timing accuracy of the SMPL interval is set entirely by the oscillator clocking the counters. Valid settings are: 0.5, 1.0, 1.5, and 2.0 seconds. These settings correspond to the external keep-alive capacitor value used at VCOIN: 1.5, 3.3, 4.7, and 6.8 μF, respectively.

### 3.5.4.4 Battery MOSFET requirements

Battery transistor (Table 3-14) – this external P-channel MOSFET is required. Without it, depleted batteries could dangerously overheat when charging.

The specifications for the external battery MOSFET are intended for example purposes only; handset designers are encouraged to use their own choices while understanding that overall performance might be affected by an inappropriate choice.

Table 3-14 External battery P-channel MOSFET specifications

| Parameter                                                               | Comments                                  | Min   | Тур | Max   | Units |  |  |  |  |
|-------------------------------------------------------------------------|-------------------------------------------|-------|-----|-------|-------|--|--|--|--|
| Example specifications based upon International Rectifier model IRF7324 |                                           |       |     |       |       |  |  |  |  |
| Drain-source voltage                                                    | 00.70                                     | _     | _   | -20   | V     |  |  |  |  |
| Continuous drain current                                                | $V_{GS}$ = -4.5 V, $T_A$ = +70°C          | -     | _   | -5.4  | Α     |  |  |  |  |
| Pulsed drain current                                                    | 1                                         | _     | _   | -40   | Α     |  |  |  |  |
| Power dissipation                                                       | T <sub>A</sub> = +70°C                    | -     | _   | 1.3   | W     |  |  |  |  |
| Gate-to-source voltage                                                  |                                           | -12   | _   | +12   | V     |  |  |  |  |
| Junction temperature                                                    |                                           | -55   | _   | +150  | °C    |  |  |  |  |
| Thermal resistance                                                      | Junction-to-ambient                       | _     | _   | 62.5  | °C/W  |  |  |  |  |
| D-S on resistance                                                       | Static, $V_{GS}$ = -2.5 V, $I_D$ = -6.0 A | _     | _   | 0.026 | Ω     |  |  |  |  |
| Gate threshold voltage                                                  | $V_{DS} = V_{GS}, I_{D} = -6.0 \text{ A}$ | -0.45 | _   | -1.00 | V     |  |  |  |  |

#### 3.5.4.5 Battery MOSFET driver

A control driver for the battery MOSFET is included within the PMIC; its drive signal is applied to the external transistor via the BAT\_FET\_N pin. Specifications for the battery MOSFET driver are listed in Table 3-15. Some specifications depend on suitable external components, as identified in Table 3-14, or they depend on the control mode, as identified in Table 3-15.

Table 3-15 External MOSFET driver specifications

| Parameter                                              | Comments                              | Min | Тур | Max  | Units |
|--------------------------------------------------------|---------------------------------------|-----|-----|------|-------|
| Battery FET control <sup>1</sup>                       |                                       |     |     |      |       |
| Charge removal to battery switchover time <sup>2</sup> | 10% to 90%, 2 nF load, on BAT_FET_N   |     | -   | 5    | μs    |
| BAT_FET_N V <sub>OH</sub>                              | Source 100 µA to BAT_FET_N Vddx - 0.1 |     |     | -    | V     |
| BAT_FET_N V <sub>OL</sub>                              | I <sub>BAT_FET_DET</sub> = 100 μA     |     | -   | 0.25 | V     |
| Battery FET detection                                  |                                       |     |     | 1    |       |
| Battery FET detection current                          |                                       | 1   | 100 | _    | μA    |
| Battery FET detection duration                         |                                       | -   | 1   | _    | ms    |

<sup>1.</sup> The switchover between charger and battery operational modes must be fast enough to avoid phone shutdown. (Section 3.5.4.8 describes the VDD collapse protection circuit). This switchover time is measured from the time DC\_IN drops below VDD to when the BAT\_FET\_N control signal drops to its 10% level (battery FET nearly full-on)

### 3.5.4.6 Battery fuel gauge

Table 3-16 Battery fuel gauge specifications

| Parameter                                 | Condition                                 | LLimit | ULimit | Units |
|-------------------------------------------|-------------------------------------------|--------|--------|-------|
| Resolution on battery current measurement | Battery current peak at 2 A               | 9      | _      | bit   |
| 00,                                       | Current sense resistance at 25 m $\Omega$ |        |        |       |
| Resolution on battery voltage measurement | >                                         | 13     | _      | bit   |
| Battery current range                     |                                           | -4     | 4      | Α     |
| Input referred offset                     |                                           | _      | 50 μV  | _     |

See Section 3.7 for VREF source and ADC circuit details.

#### 3.5.4.7 Sense resistor requirements

Table 3-17 Sense resistor requirements and insense accuracy

| R <sub>SENSE</sub> | BMS SOC              |       | BMS I <sub>SENSEaccuracy (mA)</sub> |             |  |
|--------------------|----------------------|-------|-------------------------------------|-------------|--|
| (m $\Omega$ )      | 2) accuracy Conditio |       | Error (linear)                      | Error (RMS) |  |
| 25                 | +2.3%                | 10 mA | 3.3                                 | 2.2         |  |
|                    |                      | 1 A   | 23.4                                | 14.4        |  |
| 20                 | +3.0%                | 10 mA | 4.1                                 | 2.8         |  |
|                    |                      | 1 A   | 24.3                                | 14.5        |  |
| 15                 | +3.4%                | 10 mA | 5.3                                 | 3.7         |  |
|                    |                      | 1 A   | 25.7                                | 14.7        |  |

<sup>2.</sup> VXX is the higher of either  $V_{BAT}$  or  $V_{DD}$ .

Table 3-17 Sense resistor requirements and insense accuracy (cont.)

| R <sub>SENSE</sub> | BMS SOC  | BMS I <sub>SENSEaccuracy (mA)</sub> |                |             |  |  | BMS I <sub>SENSEaccuracy</sub> (mA) |  |  |
|--------------------|----------|-------------------------------------|----------------|-------------|--|--|-------------------------------------|--|--|
| <b>(m</b> Ω)       | accuracy | Condition                           | Error (linear) | Error (RMS) |  |  |                                     |  |  |
| 10                 | +4.3%    | 10 mA <sup>1</sup>                  | 7.8            | 5.6         |  |  |                                     |  |  |
|                    |          | 1 A                                 | 28.5           | 15.4        |  |  |                                     |  |  |

<sup>1.</sup> Qualcomm recommends the use of a 10 mΩ sense resistor with the PM8921 device for BMS applications.

### 3.5.4.8 V<sub>DD</sub> collapse protection

Some handset manufacturers may specify a low-current charger that cannot handle the peak phone plus charging current. To prevent a sudden load from inadvertently collapsing the  $V_{DD}$  voltage when a low-current charger is used, the PMIC monitors the voltage across the battery MOSFET (through the VPH\_PWR and VBAT pins) and automatically turns it on if  $V_{DD}$  drops about 40 mV below VBAT.

Performance specifications related to V<sub>DD</sub> collapse protection are given in Table 3-18.

Table 3-18 VDD collapse protection performance specifications

| Parameter                              | Comments                      | Min                   | Тур | Max      | Units |
|----------------------------------------|-------------------------------|-----------------------|-----|----------|-------|
| BAT_FET_N output, 0 V differential     | $V_{BAT} - V_{PH\_PWR} = 0 V$ | V <sub>DD</sub> - 0.1 | _   | $V_{DD}$ | V     |
| V <sub>BAT</sub> - V <sub>PH_PWR</sub> | VCP interrupt triggers        | 20                    | 60  | 100      | mV    |
| Activation time                        | 2.1                           | _                     | _   | 5        | μs    |

### 3.5.5 Coincell charging

Coincell charging is enabled through software control and powered from VBAT. The on-chip charger is implemented using a programmable voltage source and a programmable series resistor. The MSM or QSC device reads the coincell voltage through the PMIC's analog multiplexer to monitor charging. coincell charging performance is specified in Table 3-19.

Table 3-19 Coincell charging performance specifications

| Parameter                             | Comments                                             | Min  | Тур  | Max  | Units |
|---------------------------------------|------------------------------------------------------|------|------|------|-------|
| Target regulator voltage <sup>1</sup> | $V_{IN} > 3.3 \text{ V, } I_{CHG} = 100 \mu\text{A}$ | 2.50 | 3.10 | 3.20 | V     |
| Target series resistance <sup>2</sup> |                                                      | 800  | _    | 2100 | Ω     |
| Coincell charger voltage error        | I <sub>CHG</sub> = 0 μA                              | -5   | _    | +5   | %     |
| Coincell charger resistor error       |                                                      | -20  | _    | +20  | %     |
| Dropout voltage <sup>3</sup>          | I <sub>CHG</sub> = 2 mA                              | _    | _    | 200  | mV    |
| Ground current, charger enabled       | IC = off; VCOIN = open                               |      |      |      |       |
| VBAT = 3.6 V, T = 27°C                |                                                      | _    | 4.5  | _    | μA    |
| VBAT = 2.5 to 5.5 V                   |                                                      | _    | _    | 8    | μA    |

<sup>1.</sup> Valid regulator voltage settings are 2.5, 3.0, 3.1, and 3.2 V.

<sup>2.</sup> Valid series resistor settings are 800, 1200, 1700, and 2100  $\Omega$ .

3. Set the input voltage ( $V_{BAT}$ ) to 3.5 V. Note the charger output voltage; call this value  $V_0$ . Decrease the input voltage until the regulated output voltage drops 100 mV (until DC\_IN =  $V_0$  - 0.1 V). The voltage drop across the regulator under this condition is the dropout voltage ( $V_{dropout} = V_{BAT} - DC_IN_1$ ).

## 3.6 Output power management

The PMIC includes all the regulated voltages needed for most wireless handset applications. Independent regulated power sources are required for various electronic functions to avoid signal corruption between diverse circuits, support power management sequencing, and to meet different voltage level requirements. Thirty-two programmable voltage regulators are provided, and all are derived from a common bandgap reference circuit. A high-level summary of all regulators and their intended uses is presented in Table 3-20.

Table 3-20 Output power management summary

| Regulator | Туре      | Default<br>voltage (V) <sup>1</sup> | Specified range<br>(V) | Programmable range | I <sub>rated</sub><br>(mA) | Default<br>on | Notes/use on MSM8960 chipset                                            |
|-----------|-----------|-------------------------------------|------------------------|--------------------|----------------------------|---------------|-------------------------------------------------------------------------|
| S1        | Buck SMPS | 1.225                               | 0.750–1.400            | 0.375 – 3.050      | 1500 <sup>2</sup>          | Y             | Sub-regulation purposes                                                 |
| S2        | Buck SMPS | 1.300                               | 1.000 -1.400           | 0.375 – 3.050      | 1500 <sup>2</sup>          | _             | MSM device digital core, RF power supply                                |
| S3        | Buck SMPS | 1.050                               | 0.500 -1.400           | 0.375 – 3.050      | 2000 <sup>2</sup>          | Y             | MSM device VDD_CORE, USB                                                |
| S4        | Buck SMPS | 1.800                               | 1.700 –1.900           | 0.375 – 3.050      | 1500 <sup>2</sup>          | Y             | MSM device GP, off-chip memory, WCN3660 IC. Do not change from default. |
| S5        | Buck SMPS | 1.050                               | 0.500 -1.350           | 0.350 - 3.300      | 2000                       | _             | MSM device apps processor #1                                            |
| S6        | Buck SMPS | 1.050                               | 0.500 -1.350           | 0.350 - 3.300      | 2000                       | _             | MSM device apps processor #2                                            |
| S7        | Buck SMPS | 1.150                               | 0.750 -1.350           | 0.375 – 3.050      | 1500                       | _             | Sub-regulation purposes                                                 |
| S8        | Buck SMPS | 2.200                               | 1.500 –2.350           | 0.375 – 3.050      | 1500                       | _             | Codec and RF supplies                                                   |
| L1        | NMOS LDO  | 1.050                               | 1.000 -1.450           | 0.750 – 1.525      | 150                        | Y             | MSM and multimedia XO                                                   |
| L2        | NMOS LDO  | 1.200                               | 1.100 -1.450           | 0.750 - 1.525      | 150                        | _             | MSM device MIPI; MSM temp; audio core                                   |
| L3        | PMOS LDO  | 3.075                               | 3.000 -3.300           | 0.750 – 4.900      | 150 <sup>3</sup>           | Y             | USB power                                                               |
| L4        | PMOS LDO  | 1.800                               | 1.700 –1.900           | 0.750 – 4.900      | 50                         | Y             | MSM device USB analog, PMIC clock driver. Do not change from default.   |
| L5        | PMOS LDO  | 2.950                               | 2.750 -3.000           | 0.750 – 4.900      | 300                        | Y             | eMCC                                                                    |
| L6        | PMOS LDO  | 2.950                               | 2.750 –3.000           | 0.750 – 4.900      | 600 4                      | Y             | SD/MCC                                                                  |
| L7        | PMOS LDO  | 2.950                               | 2.750 -3.000           | 0.750 - 4.900      | 150                        | Y             | VDD_P2                                                                  |
| L8        | PMOS LDO  | 2.800                               | 2.600 -3.000           | 0.750 – 4.900      | 300                        | _             | LCD1 MIPI                                                               |
| L9        | PMOS LDO  | 2.850                               | 2.600 -3.000           | 0.750 - 4.900      | 300                        | _             | Sensors                                                                 |
| L10       | PMOS LDO  | 2.900                               | 2.600 -3.300           | 0.750 - 4.900      | 600                        | _             | VDD_2P9V                                                                |
| L11       | PMOS LDO  | 2.850                               | 2.600 -3.300           | 0.750 - 4.900      | 150                        | _             | MIPI                                                                    |
| L12       | NMOS LDO  | 1.200                               | 1.100 –1.500           | 0.750 – 1.525      | 150                        | _             | Camera MIPI                                                             |
| L14       | PMOS LDO  | 1.800                               | 1.700 –1.900           | 0.750 - 4.900      | 50                         | _             | -                                                                       |
| L15       | PMOS LDO  | 3.000                               | 1.700 –3.300           | 0.750 – 4.900      | 150                        | _             | UIM                                                                     |
| L16       | PMOS LDO  | 2.800                               | 2.600 -3.300           | 0.750 – 4.900      | 300                        | _             | LCD2 MIPI                                                               |
| L17       | PMOS LDO  | 3.000                               | 1.700 –3.000           | 0.750 – 4.900      | 150                        | _             | UIM                                                                     |

 Table 3-20
 Output power management summary (cont.)

| Regulator | Туре            | Default<br>voltage (V) <sup>1</sup> | Specified range (V) | Programmable range | I <sub>rated</sub><br>(mA) | Default<br>on | Notes/use on MSM8960 chipset         |
|-----------|-----------------|-------------------------------------|---------------------|--------------------|----------------------------|---------------|--------------------------------------|
| L18       | NMOS LDO        | 1.300                               | 1.000 –1.500        | 0.750 - 1.525      | 150                        | _             | _                                    |
| L19       | _               | -                                   | _                   | -                  | _                          | _             | -                                    |
| L20       | _               | -                                   | _                   |                    | _                          | _             | -                                    |
| L21       | PMOS LDO        | 1.900                               | 1.700–2.100         | 0.750-4.900        | 150                        | _             | VIDEO, VDD_A2, BBRX                  |
| L22       | PMOS LDO        | 2.600                               | 1.700 –2.850        | 0.750-4.900        | 150                        | _             | RF switches                          |
| L23       | PMOS LDO        | 1.800                               | 1.700 –1.900        | 0.750-4.900        | 150                        | _             | PLL, HDMI, MIPI                      |
| L24       | NMOS LDO        | 1.050                               | 0.750 -1.250        | 0.750-1.525        | 1200                       | Y             | MEM, PLL                             |
| L25       | NMOS LDO        | 1.225                               | 0.750 -1.250        | 0.750-1.525        | 1200                       | Y             | DDR, TXADC                           |
| L26       | NMOS LDO        | 1.050                               | 0.750 -1.250        | 0.750-1.525        | 1200                       | _             | QDSP processor                       |
| L27       | NMOS LDO        | 1.050                               | 0.750 -1.250        | 0.750–1.525        | 1200                       | _             | QDSP processor                       |
| L28       | NMOS LDO        | 1.050                               | 0.750 -1.500        | 0.750-1.525        | 1200                       | _             | QDSP processor                       |
| L29       | PMOS LDO        | 2.050                               | 1.700 –2.200        | 0.750-4.900        | 150                        | _             | -                                    |
| LVS1      | Low V switch    | 1.800                               |                     | . V.o-             | 100                        | _             | VDD_1P8V                             |
| LVS2      | Low V switch    | 1.200                               | -0                  | (O) -              | 300                        | _             | VDD_MODEM                            |
| LVS3      | Low V switch    | 1.800                               | -1 2                | -                  | 100                        | _             | MSM device Qfuse                     |
| LVS4      | Low V switch    | 1.800                               | - ()                | -                  | 100                        | _             | Sensors                              |
| LVS5      | Low V switch    | 1.800                               | _                   | -                  | 100                        | _             | MIPI                                 |
| LVS6      | Low V switch    | 1.800                               | _                   | -                  | 100                        | _             | -                                    |
| LVS7      | Low V switch    | 1.800                               | -                   | -                  | 100                        | -             | Digital MIC, RFIC GPS & I/O; MSM I/O |
| MVS1      | Medium V switch | 5.000                               | _                   | -                  | 500                        | _             | OTG                                  |
| MVS2      | Medium V switch | 5.000                               | _                   | -                  | 62                         | _             | HDMI                                 |
| NCP       | Charge pump     | -1.800                              | -1.700 to -1.900    | -1.8003.050        | 200                        | _             | Headphone                            |
| XO        | Clock LDO       | 1.800                               | _                   | -                  | _                          | Y             | Internal use only; XO circuits       |
| RF_CLK    | Clock LDO       | 1.300                               | _                   | -                  | _                          | _             | Internal use only; RF clock circuits |

<sup>1.</sup> The default voltage and power-on state may depend on option pin settings.

- 2. The HF buck SMPS 1.5 A rating assumes a  $V_{out}$  less than or equal to 1.8 V. For  $V_{out}$  above 1.8 V, the rating is reduced due to duty-cycle limitations. For 1.8 V <  $V_{out}$  < 2.4 V, the rating is reduced to 800 mA.
- 3. The VREG\_L3 used as the USB\_LDO is a conventional PMOD LDO (150 mA). The VIN of this LDO is tied to VPH PWR. The effective rated current is reduced to 50 mA to lower dropout voltage by a factor of 3.
- 4. L6 has been characterized for 800 mA peak current capability to support micro-SD v 3.0. The regulator meets all the specifications at 800 mA except for overshoot response (measures 3.8%).

Output power management circuits include:

- Bandgap voltage reference circuit
- Buck SMPS circuits
- LDO linear regulators
- NCP
- Voltage switches

All regulators can be set to a low-power mode, except VREG\_NCP; the NCP output provides a negative voltage for headphone circuits. Details are provided in the following subsections.

#### 3.6.1 Reference circuit

All PMIC regulator circuits and other internal circuits are driven by a common, on-chip voltage reference circuit. An on-chip series resistor supplements an off-chip  $0.1~\mu F$  bypass capacitor at the REF\_BYP pin to create a lowpass function that filters the reference voltage distributed throughout the device.

**NOTE** Do not load the REF\_BYP pin. Use an MPP configured as an analog output if the reference voltage is needed off-chip.

Applicable voltage reference performance specifications are given in Table 3-21.

Table 3-21 Voltage reference performance specifications

| Parameter                 | Comments                             | Min   | Тур   | Max   | Units |
|---------------------------|--------------------------------------|-------|-------|-------|-------|
| Nominal internal VREF     | At REF_BYP pin                       | -     | 1.250 | -     | V     |
| Output voltage deviations |                                      |       |       |       |       |
| Normal operation          | Over temperature only, -20 to +120°C | -0.32 | _     | +0.32 | %     |
| Normal operation          | All operating conditions             | -0.50 | _     | +0.50 | %     |
| Sleep mode                | All operating conditions             | -1.00 | -     | +1.00 | %     |

#### 3.6.2 Buck SMPS

The buck converter is a switched-mode power supply that provides an output voltage lower than its input voltage, and is therefore also known as a step-down converter. The PM8921 IC includes six high frequency SMPS and two fast transient SMPS. The HF bucks support PWM and PFM modes and also support the automatic transition between PWM and PFM modes depending on the load current

Table 3-22 and Table 3-23 provide details of the HF-SMPS and the FT-SMPS.

Table 3-22 HF-SMPS performance specifications<sup>1</sup>

| Parameter                                                                                                             | Test condition                                                                                                          | LLimit     | Typical   | ULimit     | Units   |
|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------|-----------|------------|---------|
| Rated load current<br>Normal mode (PWM/hysteretic) <sup>2</sup>                                                       | PWM mode; UL is specified minimum current for continuous delivery                                                       | 1.5        | _         | -          | Α       |
| Rated load current (PFM) <sup>3</sup>                                                                                 | PFM mode; UL is specified minimum current for continuous delivery                                                       | 100        | _         | _          | mA      |
| DC error (DC output voltage)                                                                                          | Vout > 1.0 V, Irated/2                                                                                                  | -1         | 0         | 1          | %       |
| Normal mode (PWM/hysteretic) <sup>4</sup>                                                                             | Vout < 1.0 V, Irated/2                                                                                                  | -10        | 0         | 10         | mV      |
| DC error (DC output voltage)                                                                                          | Vout > 1.0 V, Irated/2                                                                                                  | -3         | 0         | 3          | %       |
| (PFM) <sup>3</sup>                                                                                                    | Vout < 1.0 V, Irated/2                                                                                                  | -30        | 0         | +30        | mV      |
| Temperature coefficient                                                                                               |                                                                                                                         | -100       | 0         | +100       | ppm/°C  |
| Enable overshoot                                                                                                      | Vout > 1.0 V, no load                                                                                                   | _          | _         | 3          | %       |
| Slow (normal) turn on                                                                                                 | Vout < 1.0 V, no load                                                                                                   | _          | _         | 30         | mV      |
| Voltage step settling time per LSB <sup>5</sup>                                                                       | To within 1% of final value                                                                                             | _          | _         | 10         | μs      |
| Voltage dip due to low to high load transition (PWM/hysteretic) <sup>6</sup>                                          | 0.33010                                                                                                                 | _          | _         | 40         | mV      |
| Voltage overshoot due to high to load transition (PWM/hysteretic)                                                     | at Moi                                                                                                                  | _          | _         | 70         | mV      |
| Enable settling time<br>Slow start<br>(turning ON an OFF regulator) <sup>7</sup>                                      | From enable to within 1% of final value, no load                                                                        | -          | -         | 500        | μs      |
| Load regulation                                                                                                       | Vin ≥ Vout + 1 V with load from I <sub>rated</sub> /100 to I <sub>rated</sub>                                           | _          | _         | 0.25       | %       |
| Line regulation                                                                                                       | Vin from 3.2 V to 4.2 V at 100 mA load                                                                                  | _          | _         | 0.25       | %/V     |
| Short circuit/peak current limit                                                                                      | VREG_xxx pin = 0 V, Ilimit is the SBI setting for the current limit.                                                    | 0.7 Ilimit | llimit    | 1.3 Ilimit | А       |
| (current draw through inductor) when VREG node is shorted to GND <sup>8</sup>                                         |                                                                                                                         |            |           |            |         |
| Ground current, no load <sup>9</sup>                                                                                  | PWM/hysteretic mode<br>PFM mode                                                                                         |            | 300<br>15 | 550<br>30  | μA      |
| Mode transition voltage undershoot                                                                                    | V <sub>out</sub> > 1.0 V, I_load = 20 mA                                                                                |            |           |            | %       |
| PWM/hysteretic — PFM                                                                                                  | V <sub>out</sub> < 1.0 V, I_load = 20 mA                                                                                | _          | _         | (-3%)      | mV      |
| Mode transition voltage overshoot                                                                                     | V <sub>out</sub> > 1.0 V, I_load = 20 mA                                                                                |            |           |            | %       |
| PFM — PWM/hysteretic                                                                                                  | V <sub>out</sub> < 1.0 V, I_load = 20 mA                                                                                | _          | _         | (+3%)      | mV      |
| Mode transition voltage overshoot<br>Hysteretic PWM                                                                   | V <sub>out</sub> > 1.0 V<br>V <sub>out</sub> < 1.0 V                                                                    | _          | _         | (+3%)      | %<br>mV |
| or vice versa  Ripple voltage in PWM pulse skipping mode (hysteretic current controlled mode and regular PWM mode) 10 | Tested at the switching frequency at 40 mA (the threshold to enter pulse skipping is programmable) at a 20 MHz BW limit | _          | _         | 50         | mVpp    |

Table 3-22 HF-SMPS performance specifications<sup>1</sup> (cont.)

| Parameter                                                                                                                              | Test condition                                                                          | LLimit | Typical  | ULimit | Units  |
|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------|----------|--------|--------|
| Buck SMPS output ripple PWM in non-pulse skipping mode (regular PWM mode) (hysteretic current controlled mode and regular PWM mode) 11 | Tested at switching frequency at capacitor rated current or Irated at a 20 MHz BW limit | -      | 10       | 20     | mVpp   |
| Buck SMPS output ripple<br>PFM mode                                                                                                    | Based on PFM limit at 20 MHz BW limit                                                   | _      | 30       | 50     | mVpp   |
| Power supply ripple rejection ratio (PSRR)                                                                                             | 50 Hz to 1 kHz<br>1 kHz to 100 kHz                                                      | _      | 40<br>20 | - 1    | dB     |
| ,                                                                                                                                      |                                                                                         | _      |          |        | dB     |
| Buck SMPS efficiency at PWM and $V_{bat} = 3.6 \text{ V}$                                                                              | Vo = 1.8 V, lo = 300 mA                                                                 | _      | 90       | _      | %      |
|                                                                                                                                        | Vo = 1.8 V, Io = 10–600 mA<br>Vo = 1.8 V, Io = 800 mA                                   | _      | 85<br>80 | _      | %<br>% |
| Buck SMPS efficiency at PFM                                                                                                            | Vo = 1.2 V, Io = 5 mA                                                                   | _      | 80       | _      | %      |
| Output noise                                                                                                                           | Frequency < 5 kHz                                                                       | _      | -95      | 1      | dBm/Hz |
|                                                                                                                                        | 5 kHz < freq < 10 kHz                                                                   | _      | -100     | _      |        |
|                                                                                                                                        | 10 kHz < frequency < 500 kHz                                                            | _      | -100     | _      |        |
|                                                                                                                                        | 500 kHz < frequency < 1 MHz                                                             | _      | -110     | _      |        |
|                                                                                                                                        | Frequency > 2 MHz                                                                       | _      | -110     | _      |        |
|                                                                                                                                        | WCS based on PMIC3 measurement data                                                     |        |          |        |        |

Ripple dependent on the external capacitor; capacitor ≤ ESR 20 mW.

All parameters are based on the nominal L and C values over the operating temperature and input supply range, unless noted otherwise.

The total DC error = DC error + Temperature coefficient + line regulation + load regulation.

Transient step performance specifications measured at the output filter capacitor terminal, based on the external component recommendations.

The transient response performance is strongly affected by the external components and board-level routing. Refer to the external component recommendation and layout guideline sections for details.

Typical efficiency plots (N versus I with a family of voltage set points and by mode) are included in the typical characteristics section. Actual efficiency is strongly affected by the external components and board-level routing. Settling time when stepping down in voltage is a function of output capacitance, output loading, and loop response. A first-order estimate of dt = C \* dV/I\_load suggests that a 25 mV step at nominal capacitance will be dominated by the loop response for more than approximately 50 mA loading with roughly the same settling as a step up n voltage ( $\sim \mu$ s). For lighter loading, the settling time will be dominated by the output capacitor discharge rate by the load current. Inductance used for the buck is selected to achieve the best tradeoff between efficiency and current control loop stability. It determines the swing range of the regulated buck's current. A wider swing range makes the loop more tolerant to noise while the resulting efficiency is low. In practice, 1.0–2.2  $\mu$ H is acceptable at the switching frequency of 2.74 MHz. For 6.4 MHz, 0.5–1.0  $\mu$ H is recommended since the swing range is reduced.

- 2. Layout option: scalable bolt-on output stage for load capability by the power domain. Maintain the current software control options over FET sizes and output buffers.
- 3. Over the entire component range.
- 4. Measured at the output capacitance at 25°C and trimmed voltage setting.
- 5. Voltage step at 1 LSB.
- 6. Depending on the Imax performance over Vin/Vout/Fsw range and also depending on the values of the external L and C used.
- 7. PON soft-start: 500 μs; configurable soft-start: 100, 500 μs (fast, slow).
- 8. This specification is for default current limit that is programmable.

- 9. Quiescent current (no switching). The ground current sleep current includes extra 50  $\mu$ A to meet tolerance in peak current llimit.
- 10. Ripple dependent on the external components and layout.
- 11. Ripple dependent on the external capacitor; capacitor < ESR 20 m $\Omega$ .

Table 3-23 2000 mA FT-SMPS performance specifications 12

| Parameter                                 | Comments                                                                                | Min   | Тур   | Max    | Unit  |
|-------------------------------------------|-----------------------------------------------------------------------------------------|-------|-------|--------|-------|
| Rated load current (I <sub>rated</sub> )  |                                                                                         |       |       |        |       |
| Normal PWM mode                           |                                                                                         | -     | _     | 2000   | mA    |
| Low-power PFM mode                        |                                                                                         | -     | _     | 100    | mA    |
| V_OUT, programmable range                 | Selected in SW                                                                          |       |       |        |       |
| Option 1, power collapsed state           | 50 mV increments                                                                        | 0.350 | 0.500 | 0.650  | V     |
| Option 2, active digital core             | 12.5 mV increments                                                                      | 0.700 | 1.100 | 1.4875 | V     |
| Option 3, other applications <sup>3</sup> | 50 mV increments                                                                        | 1.500 | _     | 3.300  | V     |
| V_OUT, guaranteed performance             |                                                                                         | 0.350 | _     | 3.300  | V     |
| Voltage error                             | At half rated current                                                                   |       |       |        |       |
| V_OUT > 1.000 V                           |                                                                                         | -1    | 0     | +1     | %     |
| V_OUT < 1.000 V                           | 33                                                                                      | -10   | 0     | +10    | mV    |
| Temperature coefficient                   | 60. 0,                                                                                  | -100  | 0     | +100   | ppm/C |
| Transient response                        | X . A.                                                                                  |       |       |        |       |
| Soft-start settling time at enable        | To within 1% of final value                                                             | _     | _     | 1      | ms    |
| Overshoot at enable                       |                                                                                         | _     | _     | +3     | %     |
| Load changes, PWM mode                    | Or. Sir                                                                                 |       |       |        |       |
| Undershoot                                | 200 to 1500 mA load change                                                              | _     | _     | 40     | mV    |
| Overshoot                                 | 1500 to 200 mA load change                                                              | _     | _     | 70     | mV    |
| Programmed voltage change                 |                                                                                         |       |       |        |       |
| Overshoot                                 | No.                                                                                     | _     | _     | 1      | %     |
| Settling time                             |                                                                                         | _     | _     | TBD    | μS    |
| Load regulation                           | V <sub>in</sub> > V <sub>out</sub> + 1 V; I <sub>rated</sub> /100 to I <sub>rated</sub> | _     | _     | 0.25   | %     |
| Line regulation                           | V <sub>in</sub> = 3.0 to 4.2 V                                                          | _     | _     | 0.25   | %/V   |
| Output ripple, constant load              |                                                                                         |       |       |        |       |
| PWM (normal) mode                         |                                                                                         | _     | _     | 20     | mVpp  |
| PFM (low-power) mode                      |                                                                                         | _     | _     | 50     | mVpp  |
| PSRR                                      | Power supply ripple rejection ratio                                                     |       |       |        |       |
| 50 to 1000 Hz                             |                                                                                         | _     | 50    | _      | dB    |
| 1 to 100 kHz                              |                                                                                         | _     | 30    | _      | dB    |
| Efficiency – PWM mode                     | V <sub>in</sub> = +3.6 V                                                                |       |       |        |       |
| I <sub>load</sub> = 100 to TBD mA         | V <sub>out</sub> = TBD                                                                  | _     | TBD   | _      | %     |
| $I_{load}$ = 1800 mA                      | V <sub>out</sub> = TBD                                                                  | _     | TBD   | _      | %     |
| Ground current                            |                                                                                         |       |       |        |       |
| No load, PFM mode                         | PFM – buck low-power mode                                                               | _     | TBD   | TBD    | μA    |
| No load, PWM mode                         | PWM – buck normal mode                                                                  | _     | _     | TBD    | μA    |

<sup>1.</sup> All specifications apply over the device's recommended operating conditions, load current range, and capacitor ESR range, unless noted otherwise.

- 2. Performance characteristics that may degrade if the rated output current is exceeded:
  - Voltage error
     Output ripple
     Efficiency
- 3. Range 3 is available for supporting other functions in addition to digital cores digital I/Os, RF circuits, mixed signal functions, and peripherals.



Figure 3-3 Sample measured efficiency of S4 HF SMPS in PWM mode using a Cyntec inductor plot



| Fsw (MHz) | 3.20 | InductorID | 1u\_Cyntec\_PSE25201B | Vout | 1.05

Figure 3-4 Sample measured efficiency of S5 FT SMPS in PWM mode using a Cyntec inductor

## 3.6.3 Linear regulators

Six low dropout linear regulator designs are implemented within the PMIC:

- Design 1 rated for 1200 mA
- Design 2 rated for 600 mA
- Design 3 rated for 300 mA
- Design 4 rated for 150 mA
- Design 5 rated for 50 mA
- Design 6 rated for 5 mA

Performance specifications for each of these designs are presented in the following subsections.

### 3.6.3.1 1200 mA rating

The PM8921 IC includes five linear regulators that are rated for 1200 mA. The regulator's low-power mode reduces the quiescent current during the phone's sleep mode, but causes some performance degradation as detailed in Table 3-24. With a nominal capacitance of 4.7  $\mu$ F, the discharge time with pull-down enabled for the 1200 mA LDO is  $\sim$  3 ms.

Table 3-24 Linear regulator performance specifications – 1200 mA rating

| Parameter <sup>1</sup>                                    | Test condition                   | Llimit                   | Тур | Ulimit | Units  |
|-----------------------------------------------------------|----------------------------------|--------------------------|-----|--------|--------|
| Normal mode                                               | A OV. OV.                        |                          |     |        |        |
| Rated load current<br>1200 mA LDO <sup>2 3</sup>          | 0/1.0.10                         | 1200                     | _   | _      | mA     |
| Overall error <sup>3 4 5</sup>                            | 70                               | -2                       | -   | +2     | %      |
| Temperature coefficient <sup>4</sup>                      |                                  | -100                     | 0   | +100   | ppm/°C |
| Undershoot, overshoot <sup>3 6</sup>                      | 25% to 75% Irated load step      | -4                       | 0   | 4      | %      |
| Settling time <sup>3 7</sup>                              | To within 1% of the final value  | 20                       | 100 | 200    | μs     |
| Dropout voltage LV NMOS LDO (1200 mA) <sup>8 9</sup>      | Load at I <sub>rated</sub>       | _                        | 47  | 60     | mV     |
| Load regulation <sup>3 10</sup>                           |                                  | -                        | -   | 0.3    | %      |
| Line regulation <sup>3 11</sup>                           |                                  | _                        | -   | 0.1    | %/V    |
| Short circuit current limit <sup>3</sup> <sup>12</sup>    | Short regulator output to ground | 1.3                      | 1.8 | 2.6    | А      |
| Soft current limit <sup>4</sup> <sup>13</sup>             | During startup                   | I <sub>rated</sub> + 200 | -   | _      | mA     |
| Ground current, no load<br>1200 mA regulator <sup>8</sup> |                                  | _                        | 200 | 220    | μА     |

0.5

5

4

%

μΑ

**Test condition** Llimit Typ Ulimit Units Parameter <sup>1</sup> Low-power mode 10 Rated load current mΑ 1200 mA LDO 2 14 -4 0 +4 % Overall error 14 Undershoot, overshoot 6 14 25% to 75% Irated load step -3 0 +3 % Dropout voltage 60 mV LV NMOS LDO (1200 mA) 9 14 1 % Load regulation 10 14 Line regulation 11 14 0.5 %/V Ground current, no load 21 25 μΑ 1200 mA regulators 14 Normal mode and low-power mode

Table 3-24 Linear regulator performance specifications – 1200 mA rating (cont.)

- 1. For all digital interface and trim/BIST related specifications, refer to other appropriate documents.
- 2. The rated current is the current at which the regulator meets all specifications. Higher currents are allowed, but the regulator may need more headroom, i.e., the difference between input and output, which requires simulations of headroom vs. current up to 2 x Irated while meeting all other specifications. For low-power mode, there is no need to exceed the rated current.
- 3. These specifications must be met through the full device operating range, load current range, capacitor ESR range, and process corners unless otherwise noted.
- 4. The error and temperature coefficient specifications include the bandgap reference error (< ± 0.5%). The regulator itself should have less than ±0.85% error, and trim should be used to meet the overall ±1% necessary.
- 5. At temperature and process corners, the N1200 LV LDO pass device leaks enough to raise the output node to 0.9 V under no load conditions. For the 0.9 V output voltage program setting or less, this leakage must be taken into account with an external minimum load.
- 6. Overshoot and undershoot specifications should be met with the rated load capacitance and at any of the following conditions: startup, any load step change, line voltage change, program voltage change, and transitions between normal and low-power modes. For low-power mode, only transitions between normal and low-power modes, load change (within limit), and line change apply.
- 7. The regulator always turns on in normal mode. The settling time is for startup and any voltage change with the rated load capacitance. Time will be increased with larger load capacitance.
- 8. These specifications must be met with  $\pm 6 \sigma$  compliance, unless otherwise noted.
- 9. Dropout only includes module Rds(on) and does not include parasitic package or board resistance. Dropout voltage is defined as follows:

Apply the specified load current

Set Vin = Vout + 0.5 V

Ground current, with load 3 15

Bypass mode

Ground current 16

Measure the output voltage

Reduce Vin until Vout is reduced by 100 mV

Calculate dropout voltage as Vin – Vout in this condition

10. Load regulation is calculated as the output change in percent when Vi>Vo+0.5V with load changing from Irated/100 to Irated: (Vo2-Vo1)/Vo1.

- 11. Line regulation is the output variation as the input is calculated as the output change in percent divided by the input voltage change, [(Vo2-Vo1)/Vo1]/(Vi2-Vi1), with input changing:
  - From 1.1 V to 1.8 V for LV NMOS LDO
- 12. The current limit test mode will be used while in HPM to evaluate the actual current limit threshold in normal mode. The threshold of test mode is 6% of normal mode, and the test mode accuracy will be within ±20%.
- 13. The peak inrush current must remain under within this specification. A soft current limit is required to avoid too much instantaneous current draw from battery in the meantime still meeting turn-on time requirement.
- 14. These low-power mode specifications should be met but negotiable through the full device operating range, load current range, and capacitor ESR range, and process corners
- 15. Ground current with load is specified as a percentage of the output current load, (Itotal-Iload)/Iload.
- 16. In bypass mode, there is an active gate to source clamp to protect the LV NMOS.

### 3.6.4 PMOS LDO

The performance specifications for the PMOS LDOs (600 mA, 300 mA, 150 mA, and 50 mA) are as follows. With a nominal capacitance on the LDO output, the discharge time with pull-down enabled is  $\sim$  3ms.

### 3.6.4.1 600, 300, 150, and 50 mA rating

Table 3-25 LDO regulator specifications

| Parameter <sup>1</sup>                                     | Test condition                                                                               | LLimit | Тур | ULimit | Units    | Notes    |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------|-----|--------|----------|----------|
| Normal mode                                                | 20 10                                                                                        |        | -   |        | <u> </u> |          |
| Rated load current                                         |                                                                                              |        |     |        | mA       | 2        |
| 50 mA LDO                                                  |                                                                                              | _      | _   | 50     |          |          |
| 150 mA LDO                                                 | 0, 0,                                                                                        | _      | _   | 150    |          |          |
| 300 mA LDO                                                 |                                                                                              | _      | _   | 300    |          |          |
| USB LDO                                                    |                                                                                              | _      | _   | 50     |          |          |
| 600 mA LDO                                                 |                                                                                              |        |     | 600    |          |          |
| Overall error                                              | Including load, line regulation and variation over temperature at default programmed voltage | -2     | _   | +2     | %        | 3, 5     |
| Temperature coefficient                                    |                                                                                              | -100   | _   | +100   | ppm/°C   | 5        |
| Undershoot, overshoot                                      | With Irated/100 to Irate Istep, time step is 0.1 μs, and 1 μF output capacitor               | -50    | -   | 70     | mV       | 4, 6     |
| Settling time                                              | To within 1% of final value                                                                  | 20     | 100 | 200    | μs       | 4, 7     |
| Dropout voltage<br>PMOS LDO (50 mA, 150 mA,<br>and 300 mA) | Load at I <sub>rated</sub>                                                                   | -      | _   | 300    | mV       | 4, 8, 18 |
| USB LDO, VDD input                                         | Load at I <sub>rated</sub>                                                                   | _      |     | 200    |          |          |
| USB LDO, USB_VBUS and VREG_5V inputs                       | Load at I <sub>rated</sub>                                                                   | _      |     | 600    |          |          |
| Load regulation                                            | Measured at the output of the device                                                         | -      | -   | 0.3    | %        | 3, 9     |

| Parameter <sup>1</sup>                                                                   | Test condition                   | LLimit            | Тур | ULimit                  | Units  | Notes      |
|------------------------------------------------------------------------------------------|----------------------------------|-------------------|-----|-------------------------|--------|------------|
| Line regulation                                                                          |                                  | _                 | _   | 0.1                     | %/V    | 3, 10      |
| Short circuit current limit                                                              | Short regulator output to ground | 1.5               | 2.5 | 3.5                     | Irated | 3, 11      |
| Soft current limit                                                                       | During start-up                  | _                 | _   | I <sub>rated</sub> +100 | mA     | 4, 12      |
| Ground current, no load                                                                  |                                  | 6                 |     |                         | μA     | 4          |
| 50 mA regulators (including USB LDO)                                                     |                                  | -                 | 45  | 100                     |        |            |
| 150 mA regulators                                                                        |                                  | -                 | 55  | 100                     |        |            |
| 300 mA regulators                                                                        |                                  | 25                | 65  | 150                     |        |            |
| 600 mA regulators                                                                        |                                  |                   | 90  | 300                     |        |            |
| Low-power mode <sup>13</sup>                                                             |                                  | 76.               |     |                         |        | 1          |
| Rated load current                                                                       |                                  | (5)               |     |                         | mA     | 2, 14      |
| 50 mA LDO                                                                                |                                  | ~ - ·             | _   | 5                       |        |            |
| 150 mA LDO                                                                               |                                  | -(1)              | _   | 10                      |        |            |
| 300 mA LDO                                                                               | 0)                               | , <sup>c</sup> ō, | _   | 10                      |        |            |
| 600 mA LDO                                                                               |                                  |                   | _   | 10                      |        |            |
| USB LDO                                                                                  |                                  | -                 | _   | 5                       |        |            |
| Overall error                                                                            | 2.                               | -4                | 0   | +4                      | %      | 3, 5, 14   |
| Undershoot, overshoot                                                                    | 0.00                             | -3                | 0   | 3                       | %      | 6, 14      |
| Dropout voltage<br>PMOS LDO (50 mA, 150 mA,<br>300 mA, and 600 mA)<br>USB LDO, VDD input | Load at I <sub>rated</sub>       | _                 | -   | 300                     | mV     | 8, 15, 18  |
| USB LDO, USB_VBUS, and                                                                   | Load at I <sub>rated</sub>       | _                 | _   | 200                     |        |            |
| VREG_5V inputs                                                                           | Load at I <sub>rated</sub>       | -                 | _   | 600                     |        |            |
| Load regulation                                                                          |                                  | -                 | -   | 1.5                     | %      | 9, 15, 18  |
| Line regulation                                                                          |                                  | _                 | -   | 0.5                     | %/V    | 10, 15, 18 |
| Ground current, no load                                                                  |                                  |                   |     |                         | μA     | 14, 16     |
| 50 mA regulators<br>(including USB LDO)                                                  |                                  | -                 | 5   | 6                       |        |            |
| 150 mA regulators                                                                        |                                  | -                 | 5   | 6                       |        |            |
| 300 mA regulators                                                                        |                                  | _                 | 5   | 6                       |        |            |
| 600 mA regulators                                                                        |                                  | _                 | 5   | 6                       |        |            |
| Normal mode and low-power                                                                | r mode                           |                   | -   | <u> </u>                | !      | 1          |
| Ground current, with load                                                                |                                  | _                 |     | 0.2                     | %      | 4, 17      |
|                                                                                          | ĺ                                |                   |     |                         | 1      | 1          |

### Notes:

<sup>1.</sup> For all digital interface and trim/BIST related specifications, refer to the appropriate documents.

- The rated current is the current at which the regulator meets all specifications. Higher currents are allowed, but the
  regulator may need more headroom, i.e., the difference between input and output. This requires simulations of
  headroom vs. current up to 2 X I<sub>rated</sub> while meeting all other specifications. For low-power mode, there is no need
  to exceed the rated current.
- 3. All the parametric specifications, including accuracy, load regulation, line regulation, short circuit current limit, PSRR, and ground current must be met with ±6σ compliance, unless otherwise noted.
- 4. These specifications must be met through the full device operating range, load current range, capacitor ESR range, and process corners unless otherwise noted.
- 5. The error and temperature coefficient specifications include the bandgap reference error ( $< \pm 0.5\%$ ). The regulator itself should have less than  $\pm 0.85\%$  error. Trim could be used if necessary.

Overshoot and undershoot specifications should be met with the rated load capacitance and as the output change in percent when  $V_i > V_0 + 0.5$  V with load changing from  $I_{rated}/100$  to  $I_{rated}$ :  $(V_{02}-V_{01})/V_{01}$  and at any of the following conditions: start-up, any load step change, line voltage change, program voltage change, and transitions between normal and low-power modes. For low-power mode, only transitions between normal and low-power modes, load change (within limit), and line change apply.

- 6. Regulator always turns on in normal mode. The settling time is for start-up and any voltage change with the rated load capacitance. Time is increased with larger load capacitance.
- 7. Dropout voltage is defined as follows:
  - · Apply the specified load current
  - Set Vin = Vout + 0.5 V
  - · Measure the output voltage
  - Reduce Vin until Vout is reduced by 100 mV
  - Calculate dropout voltage as Vin Vout in this condition
- 8. Load regulation is calculated as the output change in percent when  $V_i > V_o + 0.5 \text{ V}$  with load changing from  $I_{rated}/100 \text{ to } I_{rated}$ :  $(V_{o2} V_{o1})/V_{o1}$ .
- 9. Line regulation is the output variation as the input is calculated as the output change in percent divided by the input voltage change, [(V<sub>02</sub>-V<sub>01</sub>)/V<sub>01</sub>]/(V<sub>i2</sub>-V<sub>i1</sub>), with input changing:
  - From 3.35 V to 4.35 V for PMOS LDO
  - From 3.8 to 4.8 V for VDD input of USB LDO
  - From 4.5 to 5.5 V for VREG 5V and USB VBUS inputs of USB LDO
- 10. The current limit test mode in HPM is used to evaluate the actual current limit threshold in normal mode. The threshold of test mode is 10% of normal mode, the test mode accuracy is within ±10%.
- 11. A soft current limit is required to avoid too much instantaneous current draw from the battery while still meeting turn-on time requirement.
- 12. These low-power mode specifications must be met through the full device operating range, load current range, capacitor ESR range, and process corners.
- 13. These low-power mode specifications should be met but negotiable through the full device operating range, load current range, capacitor ESR range, and process corners.
- 14. The low-power mode no-load ground current may be higher due to the current limiting mistrigger in low headroom configuration in PMOS LDOs. Disabling the current limiting feature or giving enough headroom per the dropout requirement can prevent the mistriggering and reduce the ground current.
- 15. Ground current with load is specified as a percentage of the output current load, (I<sub>total</sub>-I<sub>load</sub>)/I<sub>load</sub>.
- 16. This specification is with the specified load capacitance and applies to both normal and dynamic pull-down. Higher capacitance increases this discharge time. Active pull-down is required to have a well-behaved power-down. Actual implementation could be using 1 kHz clock, RC timer, or reusing VREG. OK comparator.
- 17. The time-out is required for not holding regulator output low indefinitely. A crystal oscillator based 1 kHz clock could be available for this purpose. Therefore, a ±0.5 ms error can be assumed for the time-out.
- 18. On resistance includes pass device Rds(on) and all parasitic resistance and should be around 1  $\Omega$  based on drop-out specification.

In addition to the performance specified in Table 3-25, Table 3-26 lists some typical characteristics of the LDO modules.

Table 3-26 LDO regulator typical specifications <sup>1</sup>

| Parameter                                  | Test condition                        | LLimit   | Тур      | ULimit | Units |
|--------------------------------------------|---------------------------------------|----------|----------|--------|-------|
| Normal mode                                |                                       |          |          | 1      |       |
| Power supply ripple rejection ratio (PSRR) | 50 Hz to 1 kHz<br>1 kHz to 10 kHz     | 60<br>50 | 70<br>60 |        | dB    |
|                                            | 10 kHz to 100 kHz<br>100 kHz to 1 MHz | 40<br>35 | 50<br>45 | _      |       |
| Low-power mode                             |                                       |          |          |        |       |
| Power supply ripple rejection ratio (PSRR) | 50 Hz to 1 kHz<br>1 kHz to 100 kHz    | 40<br>30 | 50<br>40 |        | dB    |

<sup>1.</sup> PSRR is measured with:

- Vin = Vout + 0.5 V for PMOS LDO.
- For USB LDO (only used at 3.3 V), when VREG\_5V or USB\_VBUS is used as input, Vin = Vout + 1 V and VDD, Vin = Vout + 0.5 V.

Table 3-27 lists the performance specifications of the vreg xo and vreg rfclk voltage regulators.

Table 3-27 LDO regulator specifications for vreg\_xo and vreg\_rfclk 1

| Parameter               | Test condition                        | Llimit   | Тур | Ulimit                  | Units | Notes                                      |
|-------------------------|---------------------------------------|----------|-----|-------------------------|-------|--------------------------------------------|
| Normal mode             |                                       |          |     |                         |       |                                            |
| Rated load current      |                                       | O. C.    | -   | 5                       | mA    |                                            |
| Overall error           | 90)                                   | -1.15    | _   | +1.15                   | %     | Including temperature range                |
| Settling time           | To within 1% of final value           | <u> </u> | _   | 250                     | μs    |                                            |
| Startup current limit   | During start-up                       | -        | _   | I <sub>rated</sub> +100 | mA    |                                            |
| Ground current, no load |                                       | -        | _   | 80                      | μΑ    | Loaded current = NLGC + 2% of load current |
| PSRR                    | With switching load                   |          |     |                         |       |                                            |
|                         | 50 Hz to 1 kHz<br>1 kHz to 10 kHz     | _<br>_   | _   | 40<br>40                | dB    |                                            |
|                         | 10 kHz to 100 kHz<br>100 kHz to 1 MHz | _<br>_   | _   | 40<br>37                |       |                                            |

<sup>1.</sup> For all digital interface and trim/BIST related specifications, refer to the appropriate documents.

## 3.6.5 NMOS LDO

The detailed specifications for the NMOS LDOs are detailed in Table 3-28.

Table 3-28 Linear regulator performance specifications – 150 mA rating

| Parameter                                                                                             | Test condition                   | LLimit | Тур    | ULimit                   | Units    | Notes         |
|-------------------------------------------------------------------------------------------------------|----------------------------------|--------|--------|--------------------------|----------|---------------|
| Normal mode                                                                                           |                                  | I      |        |                          | ı        |               |
| Rated load current<br>150 mA LDO<br>300 mA LDO                                                        |                                  | -      |        | 150<br>300               | mA<br>mA | 1             |
| Overall error                                                                                         |                                  | -2     | _      | +2                       | %        | 2, 4          |
| Temperature coefficient                                                                               |                                  | -100   | _      | +100                     | ppm/°C   | 4             |
| Undershoot, overshoot                                                                                 |                                  | -3     | -      | 3                        | %        | 3, 5          |
| Settling time                                                                                         | To within 1% of final value      | 20     | 100    | 200                      | μs       | 3, 6          |
| Dropout voltage<br>NMOS LDO (150 mA, 300 mA)                                                          | Load at I <sub>rated</sub>       | , +50  | -      | 200                      | mV       | 3, 7, 17, 18  |
| Load regulation                                                                                       |                                  | 32     | -      | 0.3                      | %        | 2, 8          |
| Line regulation                                                                                       | 00                               | -0     | _      | 0.1                      | %/V      | 2, 9          |
| Short circuit current limit                                                                           | Short regulator output to ground | 2      | 3      | 4                        | Irated   | 2, 10         |
| Soft current limit                                                                                    | During startup                   | _      | -      | I <sub>rated</sub> + 100 | mA       | 3, 11         |
| Ground current, no load 150 mA regulators (including NMOS LDO) 300 mA regulators (including NMOS LDO) | 2012.io.ma                       | _      | 100    | 150<br>150               | μА       | 3             |
| Low-power mode <sup>13</sup>                                                                          |                                  |        |        |                          |          |               |
| Rated load current<br>150 mA LDO<br>300 mA LDO                                                        |                                  | _<br>_ | _<br>_ | 10<br>10                 | mA       | 1, 13         |
| Overall error                                                                                         |                                  | -4     | 0      | +4                       | %        | 2, 4, 13      |
| Undershoot, overshoot                                                                                 |                                  | -3     | 0      | 3                        | %        | 5, 13         |
| Dropout voltage<br>NMOS LDO (150 mA, 300 mA)                                                          | Load at I <sub>rated</sub>       | _      | _      | 200                      | mV       | 7, 14, 17, 18 |
| Load regulation                                                                                       |                                  | _      | _      | 1.5                      | %        | 8, 14, 17     |
| Line regulation                                                                                       |                                  | _      | _      | 0.5                      | %/V      | 9,14, 17      |
| Ground current, no load<br>150 mA regulators<br>(including NMOS LDO)                                  |                                  | _      | 5      | 6                        | μA       | 13,15         |
| 300 mA regulators (including NMOS LDO)                                                                |                                  | _      | 5      | 6                        |          |               |

Table 3-28 Linear regulator performance specifications – 150 mA rating (cont.)

| Parameter                      | Test condition | LLimit | Тур | ULimit | Units | Notes |  |
|--------------------------------|----------------|--------|-----|--------|-------|-------|--|
| Normal mode and low-power mode |                |        |     |        |       |       |  |
| Ground current, with load      |                | _      | _   | 0.5    | %     | 3, 16 |  |

#### Notes:

- The rated current is the current at which the regulator meets all specifications. Higher currents are allowed, but the
  regulator may need more headroom, i.e., the difference between input and output, which requires simulations of
  headroom vs. current up to 2 x I<sub>rated</sub> while meeting all other specifications. For low-power mode, there is no need to
  exceed the rated current.
- All the parametric specifications, including accuracy, load regulation, line regulation, short circuit current limit, PSRR, and ground current, must be met with 6σ compliance, unless otherwise noted.
- 3. These specifications must be met through the full device operating range, load current range, and capacitor ESR range, and process corners, unless otherwise noted.
- 4. The error and temperature coefficient specifications include the bandgap reference error ( $< \pm 0.5\%$ ). The regulator itself should have less than  $\pm 0.85\%$  error, and trim could be used if necessary.
- 5. Overshoot and undershoot specifications should be met with the rated load capacitance and as the output change in percent when V<sub>i</sub> > V<sub>o</sub> + 0.5 V with load changing from I<sub>rated</sub>/100 to I<sub>rated</sub>: (V<sub>o2</sub>-V<sub>o1</sub>)/V<sub>o1</sub> and at any of the following conditions: startup, any load step change, line voltage change, program voltage change, and transitions between normal and low-power modes. For low-power mode, only transitions between normal and low-power modes, load change (within limit), and line change apply.
- 6. The regulator always turns on in normal mode. The settling time is for startup, and any voltage change with the rated load capacitance. Time is increased with larger load capacitance.
- 7. Dropout voltage is defined as follows:
  - Apply the specified load current
  - Set Vin = Vout + 0.5 V
  - · Measure the output voltage
  - Reduce Vin until Vout is reduced by 100 mV
  - Calculate dropout voltage as Vin Vout in this condition
- 8. Load regulation is calculated as the output change in percent when  $V_i > V_o + 0.5V$  with load changing from  $I_{rated}/100$  to  $I_{rated}$ :  $(V_{o2} V_{o1})/V_{o1}$ .
- 9. Line regulation is the output variation as the input is calculated as the output change in percent divided by the input voltage change, [(V<sub>o2</sub>-V<sub>o1</sub>)/V<sub>o1</sub>]/(V<sub>i2</sub>-V<sub>i1</sub>), with input changing:
  - From 3.35 V to 4.35 V for PMOS LDO
  - From 1.8V to 2.8 V for NMOS LDO
  - From 3.8 to 4.8 V for VDD input of USB LDO
  - From 4.5 to 5.5 V for VREG 5V and USB VBUS inputs of USB LDO
- 10. The current limit test mode in HPM is used to evaluate the actual current limit threshold in normal mode. The threshold of test mode is 10% of normal mode, the test mode accuracy is within  $\pm 10\%$ .
- 11. A soft current limit is required to avoid too much instantaneous current draw from battery in the meantime still meeting turn-on time requirement.
- 12. These low-power mode specifications must be met through the full device operating range, load current range, and capacitor ESR range, and process corners.
- 13. These low-power mode specifications should be met but negotiable through the full device operating range, load current range, and capacitor ESR range, and process corners.
- 14. The low-power mode no-load ground current may be higher due to the current limiting mistrigger in low headroom configuration in PMOS LDOs. Disabling current limiting feature or giving enough headroom as of the dropout requirement can prevent the mistriggering and reduce the ground current.
- 15. Ground current with load is specified as a percentage of the output current load, (I<sub>total</sub>-I<sub>load</sub>)/I<sub>load</sub>.
- 16. This specification is with the specified load capacitance and applies to both normal and dynamic pull-down. Higher capacitance increases this discharge time. Active pull-down is required to have a well-behaved power-down. Actual implementation could be using 1 kHz clock, RC timer, or reusing VREG. OK comparator.
- 17. There should be very small ground current in bypass mode when almost all features in LDO disabled and it acts as a switch between input and output voltage.

18. On resistance includes pass device Rds(on) and all parasitic resistance and should be around 1  $\Omega$  based on drop-out specification.

Table 3-29 LDO regulator typical specifications

| Parameter              | Test condition    | LLimit | Тур | ULimit | Units | Notes |
|------------------------|-------------------|--------|-----|--------|-------|-------|
| Normal mode            |                   |        |     |        |       |       |
| Power supply ripple    | 50 Hz to 1 kHz    | 60     | 70  | _      | dB    |       |
| rejection ratio (PSRR) | 1 kHz to 10 kHz   | 50     | 60  | -      |       |       |
|                        | 10 kHz to 100 kHz | 40     | 50  | _      |       |       |
|                        | 100 kHz to 1 MHz  | 35     | 45  | -      |       |       |
| Low-power mode         |                   |        |     |        |       |       |
| Power supply ripple    | 50 Hz to 1 kHz    | 40     | 50  | _      | dB    |       |
| rejection ratio (PSRR) | 1 kHz to 100 kHz  | 30     | 40  | _      |       |       |

#### Note:

### 3.6.6 NCP

The PMIC includes a capacitor-based NCP switching regulator that generates a negative 1.8 V (-1.8 V) supply for capless stereo headphone drivers. Pertinent performance specifications are listed in Table 3-30.

Table 3-30 NCP regulator performance specifications

| Parameter                       | Comments                       | Min  | Тур  | Max  | Units |
|---------------------------------|--------------------------------|------|------|------|-------|
| Switching frequency             | Programmable <sup>1</sup>      | 0.6  | 1.6  | 9.6  | MHz   |
| Output voltage                  | Programmable <sup>1 2</sup>    | -2.4 | -1.8 | -1.5 | V     |
| Load current range <sup>1</sup> |                                | 0    | _    | 186  | mA    |
| Output error                    | Zero load <sup>3</sup>         | _    | _    | 50   | mV    |
| Transient overshoot             |                                | -200 | _    | 100  | mV    |
| Line regulation                 | Up to 50 mA load <sup>3</sup>  | _    | 20   | 50   | mV/V  |
| Line regulation                 | Up to 186 mA load <sup>3</sup> | _    | 25   | 65   | V/A   |
| PSRR at 2 kHz                   | pVdd to output                 | -15  | -30  | _    | dB    |
| PSRR at 5 kHz                   | pVdd to output                 | -15  | -30  | _    | dB    |
| PSRR at 20 kHz                  | pVdd to output                 | -15  | -25  | _    | dB    |
| Output ripple                   |                                | _    | 150  | 350  | mV    |
| Load regulation                 | Up to 93 mA load <sup>3</sup>  | -    | 0.1  | 0.2  | V/A   |
| Load regulation                 | Up to 150 mA load <sup>3</sup> | _    | 0.1  | 0.3  | V/A   |
| Load regulation                 | Up to 186 mA load <sup>3</sup> | -    | 0.1  | 0.4  | V/A   |

All performance specifications are determined with default output voltage (-1.8 V) and frequency (1.6 MHz) settings, using 0402 X5R 2.2 μF 6.3 V capacitors from Taiyo Yuden Co., maximum load 186 mA, 2.5 V to 5.5 V unregulated input voltage, and operating in "non-sampling" mode.

<sup>1.</sup> For NMOS LDO, there are two PSRR requirements, one is from LDO input (Vin = Vout + 0.5 V) to output and the other from VDD (2.5 V to 5.5 V) to LDO output.

- Maximum deviation in output under a given load calculated as follows: (Output Error + (Load Regulation \* Load Current) + (Line Regulation \* pVdd variation)).
- 3. Performance specifications are not guaranteed for an output voltage beyond -1.8 V. Notable degradation in load regulation and other specifications may be observed beyond -1.8 V.

## 3.6.7 Voltage switches

The PM8921 has seven low-voltage switches and two medium-voltage switches. The LVS are rated for 100 mA and 300 mA, while the MVS are rated for 100 mA and 500 mA and are used for gating the supply voltages to external circuits like BT, WLAN, UBM and other functions. LVS 1, 3, 4, 5, 6, and 7 are 100 mA LVS, whereas LVS 2 is a 300 mA LVS. The performance specifications for these switches are listed in Table 3-31.

Table 3-31 100 mA low-voltage switch specifications

| Parameter                      | Condition                       | Min | Typical | Max          | Units    |
|--------------------------------|---------------------------------|-----|---------|--------------|----------|
| Load current <sup>1</sup>      | Normal operation                | 0=  | _       | 100          | mA       |
| Input voltage range            | (6)                             | 1.0 | _       | 1.8          | V        |
| Soft start time <sup>2</sup>   | Cload < 1 µF                    | _   | _       | 200          | μs       |
| Soft start inrush <sup>2</sup> | Cload < 1 µF                    | -   | _       | 200          | mA       |
| Over current threshold         | ,                               | 2   | 4       | 6            | X Irated |
| ON resistance <sup>3</sup>     | The ON resistance of the switch | _   | _       | 0.1          | Ω        |
| Ground current <sup>4</sup>    | Sleep mode                      | _   | _       | 1            | μA       |
| Ground current                 | Normal mode without load        | _   | _       | 30           | μA       |
| Ground current                 | Normal mode with load           | _   | _       | 30+0.0<br>3% | μA       |

- 1. Other rated current may be required in the future.
- 2. The load cap should be less than 1  $\mu$ F, which is mainly estimated for decoupling cap.
- 3. This specification is measured via the voltage drop and the load current
- 4. Sleep current means the quiescent current in sleep mode. Sleep mode means only switch is on and all the other functions are disabled. This module does not provide power supply noise rejection.

Table 3-32 300 mA low-voltage switch specifications

| Parameter                                                  | Condition                     | Min  | Typical | Max   | Units  |
|------------------------------------------------------------|-------------------------------|------|---------|-------|--------|
| Rated current (Irated)                                     | Normal operation              | _    | 300     | _     | mA     |
| Slew rate (switch output node)                             | Always                        | _    | _       | 100   | mV/μS  |
| Switch output ready <sup>1</sup>                           | Startup                       | 100  | 300     | 1200  | μs     |
| Input voltage range                                        |                               | 1.2  |         | 1.875 | V      |
| Over current threshold                                     | Normal operation              | 1.3x | 1.5x    | 2.6x  | Irated |
| Pin-to-pin resistance<br>(pin = package ball) <sup>2</sup> | Switch is ON (fully enhanced) | _    | _       | 150   | mΩ     |
| Ground current (sleep mode)                                | Module is disabled            | _    | _       | 1     | μA     |

Table 3-32 300 mA low-voltage switch specifications (cont.)

| Parameter Condition           |                  | Min | Typical | Max | Units |
|-------------------------------|------------------|-----|---------|-----|-------|
| Ground current (enabled mode) | Normal operation | _   | _       | 40  | μA    |
| Pull-down discharge time      | Switch is off    | _   | -       | 2   | mS    |

<sup>1.</sup> This includes soft start time and gate full enhancement time.

Table 3-33 100 mA MVS (HDMI) switch specifications

| Parameter                                               | Condition          | Min | Typical | Max  | Units  |
|---------------------------------------------------------|--------------------|-----|---------|------|--------|
| Rated current (Irated) <sup>1</sup>                     | Normal operation   | 55  | _       | -    | mA     |
| Switch output ready <sup>2</sup>                        | Startup            | -   | 5-      | 200  | μs     |
| Input voltage range                                     |                    | 4.0 | _       | 5.5  | V      |
| Over current threshold                                  |                    | 4x  | 5x      | 6x   | Irated |
| Pin-to-pin resistance <sup>3</sup> (pin = package ball) | 0:                 | -00 | -       | 2000 | mΩ     |
| Ground current (sleep and off mode)                     | Module is disabled | -   | 10      | 200  | nA     |
| Ground current (enabled mode)                           | 2                  | -   | 40      | -    | μA     |
| Pull-down discharge time                                | 20.                | -   | 0.5     | 2    | mS     |
| Steady state reverse bias current <sup>4</sup>          |                    | _   | 20      | _    | nA     |
| Steady state leakage current <sup>5</sup>               |                    | -   | 20      | _    | nA     |
| Leakage current at max transient <sup>6</sup>           |                    | _   | 350     | -    | mA     |

<sup>1.</sup> Other rated currents may be required in the future.

- 4. At 5.5 V output
- 5. At 9.0 V output
- 6. At 9.0 V output

Table 3-34 500 mA MVS (OTG) switch specifications

| Parameter                                               | Condition        | Min  | Typical | Max  | Units  |
|---------------------------------------------------------|------------------|------|---------|------|--------|
| Rated current (Irated) <sup>1</sup>                     | Normal operation | 500  | _       | -    | mA     |
| Switch output ready <sup>2</sup>                        | Startup          | _    | _       | 200  | μS     |
| Input voltage range                                     |                  | 4.0  | _       | 5.5  | V      |
| Over current threshold                                  |                  | 1.3x | 2x      | 2.6x | Irated |
| Pin-to-pin resistance (pin = package ball) <sup>3</sup> |                  | _    | _       | 200  | mΩ     |

<sup>2.</sup> The intrinsic LVS300 switch Rdson is 50 m $\Omega$ . The rest of pin-to-pin resistance is for package and trace resistances.

<sup>2.</sup> Switch output ready means switch is fully enhanced which include time to get Vout\_OK plus the time to fully enhance the switch (pull gate voltage to zero)

<sup>3.</sup> Pin-to-pin resistance includes switch Rdson, layout routing trace and package trace. Rdson should be below 1900 m $\Omega$ .

**Parameter** Condition Min **Typical** Max Units Ground current (sleep and off mode) Module is disabled 200 nΑ 10 Ground current (enabled mode) μΑ 40 Pull-down discharge time 0.5 2 mS 20 nΑ Steady state reverse bias current 4 Steady state leakage current 5 20 nΑ 350 mΑ Leakage current at max transient 5

Table 3-34 500 mA MVS (OTG) switch specifications (cont.)

- 1. Switch output ready means switch is fully enhanced which include time to get Vout\_OK plus the time to fully enhance the switch (pull gate voltage to zero)
- Pin-to-pin resistance includes switch Rdson, layout routing trace and package trace. Rdson should be below 150 mΩ.
- 3. Other rated current may be required in the future.
- 4. At 5.5 V output
- 5. 9.0 V output

## 3.6.8 Internal voltage regulator connections

Some PM8921 IC modules use the outputs of certain voltage regulators for their operation. These connections are made internally to the device. The module and/or feature will not operate correctly unless the source voltage regulators are also enabled and set to the default voltage. See Table 3-35 for details.

Table 3-35 Internal voltage regulator connections

| Module/feature name | Regulator         | Default | Notes                    |
|---------------------|-------------------|---------|--------------------------|
| AMUX                | L14               | 1.8 V   | AMUX supply              |
| Charger             | L14               | 1.8 V   | VREF_BAT_THM supply      |
| CLK                 | VIN_L1_L2_L12_L18 | 1.8 V   | Sleep clock pad (Vio)    |
| GPIO                | S4                | 1.8 V   |                          |
|                     | L4                | 1.8 V   |                          |
|                     | L6                | 2.9 V   |                          |
|                     | L15               | 2.9 V   |                          |
|                     | L17               | 2.9 V   |                          |
|                     | L3                | 3.075 V |                          |
| HSED<2:0>           | L6                | 2.9 V   | SDIO supply              |
| MISC                | VIN_L1_L2_L12_L18 | 1.8     | MISC VDD_PAD IO          |
| MPP                 | L4                | 1.8 V   |                          |
|                     | L15               | 2.9 V   |                          |
|                     | L17               | 2.9 V   |                          |
| NCP                 | L6                | 2.6 V   | NCP level shifter supply |
| PON                 | VIN_L1_L2_L12_L18 | 1.8 V   | PADIO (Vio)              |
| SEC_INT             | VIN_L1_L2_L12_L18 | 1.8 V   | SEC_INT PADIO (Vio)      |
| SSBI                | VIN_L1_L2_L12_L18 | 1.8 V   | SSBI pad (Vio)           |

| Module/feature name | Regulator | Default | Notes                                |
|---------------------|-----------|---------|--------------------------------------|
| CLOCKS              | XO        | 1.8 V   | XO core                              |
| CLOCKS              | RF_CLK    | 1.3V    | Low-noise output buffers (XO_OUT_Ax) |
| CLOCKS              | L4        | 1.8 V   | Low-power output buffers (XO_OUT_Dx) |
| XO ADC              | L14       | 1.8 V   | XO ADC supply                        |

Table 3-35 Internal voltage regulator connections (cont.)

# 3.7 General housekeeping

The PMIC includes many circuits that support handset-level housekeeping functions – various tasks that must be performed to keep the handset in order. Integration of these functions reduces the external parts count and the associated size and cost. Housekeeping functions include an analog switch matrix, multiplexers, and voltage scaling; an HK/XO ADC circuit; system clock circuits; a realtime clock for time and alarm functions; and overtemperature protection.

All parameters associated with general housekeeping functions are specified in the following subsections.

# 3.7.1 Analog multiplexer and scaling circuits

A set of analog switches, analog multiplexers, and voltage scaling circuits select and condition a single analog signal for routing to the on-chip HK/XO ADC. The multiplexer and scaling functions are summarized in Table 3-36.

Table 3-36 Analog multiplexer and scaling functions

| Channel # | Description                        | Typical input range (V) | Automatic scaling | Typical output range (V) | Notes |
|-----------|------------------------------------|-------------------------|-------------------|--------------------------|-------|
| 0         | VCOIN pin                          | 2.0 to 3.25             | 1/3               | 0.67 to 1.08             | 1     |
| 1         | VBAT pin                           | 2.5 to 4.5              | 1/3               | 0.83 to 1.5              |       |
| 2         | DCIN pin (over-voltage protected)  | 4.5 to 9.5              | 1/6               | 0.75 to 1.58             | 3     |
| 3         | _                                  | _                       | -                 | _                        |       |
| 4         | VPH_PWR                            | 2.5 to 4.5              | 1/3               | 0.83 to 1.5              | 1     |
| 5         | IBAT: battery charge current       | 0.3 to 1.5              | 1                 | 0.3 to 1.5               |       |
| 6         | Selected input from MPP, ATEST     | 0.05 to (VDDA - 0.05)   | 1                 | 0.05 to (VDDA - 0.05)    | 2     |
| 7         | Selected input from MPP, ATEST     | 0.15 to 3*(VDDA - 0.05) | 1/3               | 0.05 to (VDDA - 0.05)    | 2     |
| 8         | BAT_THERM                          | 0.05 to (VDDA - 0.05)   | 1                 | 0.05 to (VDDA - 0.05)    |       |
| 9         | BAT_ID                             | 0.05 to (VDDA - 0.05)   | 1                 | 0.05 to (VDDA - 0.05)    |       |
| 10        | USBIN pin (over-voltage protected) | 4.35 to 6.5             | 1/4               | 1.09 to 1.63             | 3     |
| 11        | Die-temperature monitor            | 0.4 to 0.9              | 1                 | 0.4 to 0.9               |       |
| 12        | 0.625 V reference voltage          | 0.625                   | 1                 | 0.625                    |       |
| 13        | 1.25 V reference voltage           | 1.25                    | 1                 | 1.25                     |       |

Table 3-36 Analog multiplexer and scaling functions (cont.)

| Channel # | Description                   | Typical input range (V) | Automatic scaling | Typical output range (V) | Notes |
|-----------|-------------------------------|-------------------------|-------------------|--------------------------|-------|
| 14        | CHG_Temp: charger temperature | 0.05 to (VDDA - 0.05)   | 1                 | 0.05 to (VDDA - 0.05)    |       |
| 15        | Module power off              | _                       | -                 | _                        | 4     |

#### Notes:

1. Input voltage must not exceed internal VMAX voltage so as to prevent a forward-biased junction condition where correct module operation will cease. The VMAX voltage is defined as:

$$VMAX(x) = \max[vcoin(x), vbat(x), vchg(x), usb\_vbus(x)]$$

- 2. Channels 6 and 7 are the expanded channels for MPP and ATEST measurements. The signal is taken from a 16-to-1 preMUX inside this module.
- 3. DCIN and USBIN are protected inputs, i.e., no voltage is applied to AMUX if the OVP FETs are off when either of the charging source is above the threshold.
- 4. Set channel number to 15 when not in use so that the scaler does not load the inputs.

Gain and offset errors are different through each analog multiplexer channel. Each path should be calibrated individually over its valid gain and offset settings for best accuracy.

Performance specifications pertaining to the analog multiplexer and its associated circuits are listed in Table 3-37.

Table 3-37 Analog multiplexer performance specifications <sup>1</sup>

| Parameter                                             | Comments                                              | Min   | Тур | Max   | Units     |
|-------------------------------------------------------|-------------------------------------------------------|-------|-----|-------|-----------|
| Supply voltage                                        |                                                       | _     | 1.8 | _     | V         |
| Output voltage range<br>Full specification compliance | Parit                                                 | 0.200 | _   |       | V         |
| Input referred offset errors                          | Unity scaling                                         |       |     |       |           |
| Channel x1                                            |                                                       | -2    | _   | +2    | mV        |
| Channel x1/3                                          | Including process and temperature variations          | -1.5  | _   | +1.5  | mV        |
| Channel x1/4                                          |                                                       | -3    | _   | +3    | mV        |
| Channel x1/6                                          |                                                       | -3    | _   | +3    | mV        |
| Gain errors                                           | Includes scaler; excludes VREF error (see Table 3-21) | -0.3  | _   | +0.3  | %         |
| Channel x1                                            |                                                       | 0.2   | _   | +0.2  | %         |
| Channel x1/3                                          |                                                       | 0.15  | _   | +0.15 | %         |
| Channel x1/4                                          |                                                       | -0.3  | _   | +0.3  | %         |
| Channel x1/6                                          |                                                       | -0.3  | _   | +0.3  | %         |
| Integrated non-linearity                              | INL, after removing offset/gain errors                | -3    | _   | +3    | mV        |
| Input resistance                                      | Input referred to account for scaling                 | 1     | _   | _     | ΜΩ        |
| Channel x1                                            |                                                       | 10    | _   | _     | $M\Omega$ |
| Channel x1/3                                          |                                                       | 1     | _   | _     | MΩ        |

| Parameter                         | Comments                  | Min | Тур | Max | Units                |
|-----------------------------------|---------------------------|-----|-----|-----|----------------------|
| Channel x1/4                      |                           | 0.5 | _   | _   | $M\Omega$            |
| Channel x1/6                      |                           | 0.5 | _   | _   | $M\Omega$            |
| Channel-to-channel isolation      | f = 1 kHz                 | 50  | -   | _   | dB                   |
| Output settling time <sup>2</sup> | C <sub>load</sub> = 65 pF | _   | _   | 25  | μs                   |
| Output noise level                | f = 1 kHz                 | _   | _   | 2   | μV/Hz <sup>1/2</sup> |

Table 3-37 Analog multiplexer performance specifications (cont.)<sup>1</sup>

- 1. Multiplexer offset error, gain error, and INL are measured as illustrated in Figure 3-5. Supporting comments:
  - The non-linearity curve is exaggerated for illustrative purposes.
  - Input and output voltages must stay within the ranges stated in Table 3-37; voltages beyond these ranges result in non-linearity and are beyond specification.
  - Offset is determined by measuring the slope of the endpoint line (m) and calculating its Y-intercept value (b): Offset = b = y<sub>1</sub> m·x<sub>1</sub>
  - Gain error is calculated from the ideal response and the endpoint line as the ratio of their two slopes (in percentage):
    - Gain error = [(slope of endpoint line)/(slope of ideal response) 1]-100%
  - INL is the worst-case deviation from the endpoint line. The endpoint line removes the gain and offset errors to isolate nonlinearity:
    - $INL(min) = min[V_{out}(actual at V_x input) V_{out}(endpoint line at V_x input)]$
    - $INL(max) = max[V_{out}(actual at V_x input) V_{out}(endpoint line at V_x input)]$
- See Figure 3-6 for a model of the typical load circuit. C1 represents parasitic capacitance (0 to 20 pF); C2 is the sampling capacitor (63 pF); and S1 is the sampling switch (1 kΩ maximum). After S1 closes, the voltage across C2 settles within the specified settling time.



Figure 3-5 Multiplexer offset and gain errors

Figure 3-6 Analog multiplexer load condition for settling time specification

### 3.7.2 HK/XO ADC circuit

The PM8921 IC includes an analog-to-digital converter circuit that is shared by the housekeeping (HK) and 19.2 MHz crystal oscillator (XO) functions. A 2:1 analog multiplexer selects which source is applied to the ADC:

- The HK source the analog multiplexer output discussed in Section 3.7.1; or
- The XO source the thermistor network output that estimates the 19.2 MHz crystal temperature.

HK/XO ADC performance specifications are listed in Table 3-38.

Table 3-38 HK/XO ADC performance specifications

| Parameter              | Comments      | Min | Тур | Max | Units |
|------------------------|---------------|-----|-----|-----|-------|
| Supply voltage         | . 1           | _   | 1.8 | _   | V     |
| Resolution             | 7, 70,        | _   | _   | 15  | bits  |
| Analog input bandwidth |               | _   | 100 | _   | kHz   |
| Sample rate            | XO/8          | _   | 2.4 | _   | MHz   |
| Offset error           |               | -1  | -   | +1  | %     |
| Gain error             |               | -1  | _   | +1  | %     |
| INL                    | 15 bit output | -8  | _   | +8  | LSB   |
| DNL                    | 15 bit output | -4  | _   | +4  | LSB   |

# 3.7.3 System clocks

The PMIC includes several clock circuits whose outputs are used for general housekeeping functions, and elsewhere within the handset system. These circuits include a 19.2 MHz XO with multiple controllers and buffers, an MP3 clock output, 32.768 kHz crystal support, an RC oscillator, sleep clock outputs, and internal SMPL and SMPS clocks. Performance specifications for these functions are presented in the following subsections.

#### 3.7.3.1 19.2 MHz XO circuits

An external crystal is supplemented by on-chip circuits to generate the desired 19.2 MHz reference signal. Using an external thermistor network, the on-chip ADC, and advanced temperature compensation software, the PMIC eliminates the large and expensive VCTCXO module required by previous generation chipsets. The XO circuits initialize and maintain valid pulse waveforms and measure time intervals for higher-level handset functions. Multiple controllers manage the XO warmup and signal buffering, and generate the desired clock outputs (all derived from one source):

- XO OUT A0
- XO OUT A1
- XO OUT A2
- XO OUT D0
- XO OUT D1

Since the different controllers and outputs are independent of each other, non-phone circuits can operate even while the phone's baseband circuits are asleep and its RF circuits are powered down.

The PM8921 IC has built-in load capacitors on XTAL\_19M\_IN and XTAL\_19M\_OUT. A crystal that specifies 7 pF load caps is recommended because no external load capacitors will be required. This reduces the noise picked up from the GND plane.

The XTAL\_19M\_IN and XTAL\_19M\_OUT pins are incapable of driving a load – the oscillator will be significantly disrupted if either pin is externally loaded.

As discussed in Section 3.7.3.5, an RC oscillator is used to drive some clock circuits until the XO source is established.

Table 3-39 Specifications for XO\_OUT\_D0 and XO\_OUT\_D1

| Parameter                             | Comments                                | S     | pecificati | Unit  | Notes                   |       |
|---------------------------------------|-----------------------------------------|-------|------------|-------|-------------------------|-------|
| raiailletei                           | Comments                                | Min   | Тур        | Max   | Unit                    | Notes |
| Frequency                             | Set by external crystal                 | _     | 19.2       | _     | MHz                     |       |
| Duty cycle                            |                                         | 46    | 50.0       | 54    | %                       |       |
| USB 2.0 jitter 1<br>(0.5 MHz – 2 MHz) |                                         | -     | _          | 50    | ps p-p<br>period jitter | 4     |
| USB 2.0 jitter 2<br>(> 2 MHz)         |                                         | -     | _          | 100   | ps p-p<br>period jitter | 4     |
| Startup time                          |                                         | -     | _          | 6     | ms                      | 1     |
| Startup time                          | Warmup time enhancement feature enabled | -     | _          | 3.5   |                         | 1, 2  |
| Current consumption                   |                                         | 0.94  | 0.98       | 1     | mA                      | 2     |
| Operating voltage                     |                                         | 1.782 | 1.8        | 1.818 | V                       |       |
| Output buffer impedance               | 1x                                      | 54/4  | 80         | 122   | Ω/mA                    | 3     |
|                                       | 2x                                      | 30/8  | 42         | 64    |                         |       |
|                                       | 3x                                      | 21/12 | 30         | 44    |                         |       |
|                                       | 4x                                      | 17/16 | 22         | 35    |                         |       |

#### Notes:

- 1. Duty cycle is defined as the first pulse duty cycle that meets the overall duty cycle specification and frequency settling to within TBD ppm.
- 2. When the warmup time enhancement feature is enabled, this can be reduced to 3.5 ms (to be finalized after analysis of more characterization data).
- 3. Output impedance at each drive strength varies 30% over corners. Current drive capabilities included to meet VOH =  $0.65 \cdot \text{VDD}$  and VOL =  $0.35 \cdot \text{VDD}$ .
- 4. USB period jitter can be calculated by 14  $\cdot$  Jitter<sub>rms</sub> based on 10<sup>-12</sup> BER requirement.

### 3.7.3.2 Typical 19.2 MHz XO crystal requirements

Table 3-40 Typical 19.2 MHz crystal specifications (2520 size)

| Parameter                           | Min    | Тур                | Max  | Units    | Notes                                                                                 |
|-------------------------------------|--------|--------------------|------|----------|---------------------------------------------------------------------------------------|
| Operating frequency                 | _      | 19.2               | -    | MHz      |                                                                                       |
| Mode of vibration                   | _      | AT-cut fundamental | 9    | -        |                                                                                       |
| Initial frequency tolerance         | _      | -                  | ±10  | PPM      |                                                                                       |
| Tolerance over temperature          | -      | -                  | ±12  | PPM      |                                                                                       |
| Aging                               |        | >> <sup>7</sup> -  | ±1   | PPM/year |                                                                                       |
| Frequency drift after reflow        |        | - 00               | ±2   | PPM      | After two reflows                                                                     |
| Operating temperature               | -30    | -D.                | +85  | °C       |                                                                                       |
| Storage temperature                 | -40    | 2-3                | +85  | °C       |                                                                                       |
| Equivalent series resistance        | 7      | 2,40,              | 80   | Ω        | New for2520 crystals                                                                  |
| Quality factor (Q)                  | 75,000 | 4                  | -    | -        | Minimum Q value calculated from ESR and L is smaller than this specification          |
| Spurious mode series resistance     | 1100   | _                  | -    | Ω        | ±1 MHz                                                                                |
| Motional capacitance                | 1.80   | _                  | 3.10 | fF       | New for 2520 crystals                                                                 |
| Shunt capacitance                   | 0.3    | _                  | 1.3  | pF       |                                                                                       |
| Load capacitance                    | _      | 7                  | -    | pF       | Load capacitance is measured according to IEC standard #60444-7                       |
| Third-order curve fitting parameter | 8.5    | 10                 | 11.5 | e-5      | Curve fitting parameter is obtained from the Qualcomm crystal curve-fitting algorithm |
| Drive level                         | 10     | _                  | 100  | μW       |                                                                                       |
| Insulation resistance               | 500    | _                  | -    | MΩ       |                                                                                       |
| Package size                        | _      | 2.5 × 2.0          | -    | mm       |                                                                                       |

Table 3-41 Specifications for XO\_OUT\_A0, XO\_OUT\_A1, and XO\_OUT\_A2

| Doromotor               | Comments                | Sį    | pecificatio | n    | l lmi4 | Natas |
|-------------------------|-------------------------|-------|-------------|------|--------|-------|
| Parameter               | Comments                | Min   | Тур         | Max  | Unit   | Notes |
| Frequency               | Set by external crystal | -     | 19.2        | _    | MHz    |       |
| Duty cycle              |                         | 40    | 50.0        | 60.0 | %      |       |
| Startup time            |                         | _     | 6           | _    | ms     | 1     |
| Current consumption     | HPM                     | 0.89  | 1.14        | 1.38 | mA     | 2     |
|                         | NPM                     | 1.11  | 1.23        | 1.52 |        |       |
|                         | LPM                     | 1.23  | 1.39        | 1.74 |        |       |
| Output voltage swing    |                         | 1.2   | _           | 1.8  | V      |       |
| Output buffer impedance | 1x                      | 54/4  | 80          | 122  | Ω/mA   | 3     |
|                         | 2x                      | 30/8  | 42          | 64   |        |       |
|                         | 3x                      | 21/12 | 30          | 44   |        |       |
|                         | 4x                      | 17/16 | 22          | 35   |        |       |
| Phase noise in LPM      | @ 10 Hz                 | 35    |             | -86  | dBc/Hz |       |
|                         | @100Hz                  | 00.   | .0 -        | -110 |        |       |
|                         | @ 1kHz                  | 0     | _           | -124 |        |       |
|                         | @ 10 kHz                | -     | _           | -134 |        |       |
|                         | @ 100 kHz               | .V -  | _           | -140 | •      |       |
|                         | @ 1MHz                  | -     | _           | -137 |        |       |
| Phase noise in NPM      | @ 10 Hz                 | _     | _           | -86  | dBc/Hz |       |
|                         | @100 Hz                 | _     | _           | -116 | •      |       |
|                         | @ 1 kHz                 | _     | _           | -134 |        |       |
|                         | @ 10 kHz                | _     | _           | -144 | •      |       |
|                         | @ 100 kHz               | _     | _           | -144 |        |       |
|                         | @ 1 MHz                 | _     | _           | -144 |        |       |
| Phase noise in HPM      | @ 10 Hz                 | _     | _           | -86  | dBc/Hz |       |
|                         | @100 Hz                 | _     | _           | -116 | •      |       |
|                         | @ 1 kHz                 | _     | _           | -134 | •      |       |
|                         | @ 10 kHz                | _     | _           | -144 |        |       |
|                         | @ 100 kHz               | _     | _           | -148 |        |       |
|                         | @ 1 MHz                 | _     | _           | -150 | †      |       |

#### Notes:

- 1. When the warmup time enhancement feature is enabled, this can be reduced to 3.5 ms (to be finalized upon more char data)
- 2. Includes 15 pF load cap, output swing = 1.8 V.
- 3. Output impedance at each drive strength varies 30% over corners. Current drive capabilities included to meet VOH =  $0.65 \cdot \text{VDD}$  and VOL =  $0.35 \cdot \text{VDD}$ .

### 3.7.3.3 MP3 clock

One GPIO can be configured as a 2.4 MHz clock output to support MP3 in a low-power mode. This clock is a divided down version of the 19.2 MHz XO signal, so its most critical performance features are defined within the XO tables (Section 3.7.3.1). Output characteristics (voltage levels, drive strength, etc.) are defined in Section 3.4.

#### 3.7.3.4 32 kHz oscillator

The following are three options for implementing the 32 kHz oscillator:

- Using the XO signal (19.2 MHz)
- An external 32.768 kHz crystal oscillator
- An external oscillator module

Whichever method is used, this oscillator signal is the primary sleep clock source. In all cases, neither the XTAL 32K IN nor the XTAL 32K OUT pins are capable of driving a load – the oscillator will be significantly disrupted if either pin is loaded.

The PMIC includes a circuit that continually monitors this oscillation. If the circuit is enabled but stops oscillating, the device automatically switches to the internal RC oscillator and generates an interrupt.

Performance specifications pertaining to the 32 kHz oscillator are listed in Table 3-42.

| Parameter                     | Comments | S    | 11     |      |      |
|-------------------------------|----------|------|--------|------|------|
| Parameter                     | Comments | Min  | Тур    | Max  | Unit |
| Nominal oscillation frequency | F        | _    | 32.768 | -    | kHz  |
| Load capacitance              | CL       | 7    | _      | 12.5 | pF   |
| Frequency tolerance           | ΔF/F     | -100 |        | 100  | ppm  |
| Drive level                   | Р        | _    | 0.1    | 1    | μW   |
| Aging first year              | ΔF/F     | -3   | _      | 3    | ppm  |
| Series resistance             | Rs       | _    | 50     | 80   | kΩ   |
| Motional capacitance          | C1       | _    | 2.1    | _    | fF   |
| Static capacitance            | C0       | _    | 0.9    | _    | pF   |

Table 3-42 Typical 32 kHz crystal specification

#### 3.7.3.5 RC oscillator

As mentioned in previous sections, the PMIC includes an on-chip RC oscillator that is used during startup and as a backup to the 32 kHz oscillator. Pertinent performance specifications are listed in Table 3-43.

Table 3-43 RC oscillator performance specifications

| Parameter                 | Comments | Min | Тур  | Max | Units |
|---------------------------|----------|-----|------|-----|-------|
| Oscillation frequency     |          | 14  | 19.2 | 24  | MHz   |
| Duty cycle                |          | 30  | 50   | 70  | %     |
| Divider in SLEEP_CLK path |          | _   | 586  | -   | _     |

### 3.7.3.6 Sleep clock

The sleep clock is generated one of three ways:

- Using the 19.2 MHz XO circuit and dividing its output by 586 to create a 32.7645 kHz signal this method supports all normal operating modes.
- Using the 32.768 kHz crystal and supporting PMIC circuits this method supports all normal operating modes.
- Using the on-chip 19.2 MHz RC oscillator and divide-by-586 to create a coarse 32 kHz signal – this method is only used during startup and if the 32.768 kHz XTAL source fails.

The PMIC sleep clock output is routed to the MSM or QSC device circuits using pin C15 (SLEEP CLK0). It is also available for other applications via GPIO 38 and GPIO 39 (pins J5 and J4) when configured properly (as SLEEP CLK1 and SLEEP CLK2).

These clock outputs are derived from other sources specified earlier:

- 19.2 MHz XO circuits (Section 3.7.3.1)
- 32.768 kHz XTAL oscillator (Section 3.7.3.4)
- 19.2 MHz RC oscillator (Section 3.7.3.5)
- Output characteristics (voltage levels, drive strength, etc.) are defined in Section 3.4.

#### 3.7.4 Realtime clock

The realtime clock functions are implemented by a 32-bit realtime counter and one 32-bit alarm, both configurable in one-second increments. The primary input to the RTC circuits is the 32.768 kHz clock from the XTAL oscillator. Even when the phone is off, the oscillator and RTC continue to run off the main battery.

The RTC function can be disabled using a one-time programmable (OTP) bit to save current while the PMIC is in its off state.

If the main battery is present and an SMPL event occurs, RTC contents are corrupted. As power is restored, the RTC pauses and skips a few seconds. The phone must reacquire system time from the network to resume the usual RTC accuracy. Similarly, if the main battery is not present and the voltage at VCOIN drops too low, RTC contents are again corrupted. In either case, the RTC reset interrupt is generated. A different interrupt is generated if the oscillator stops, also causing RTC errors.

The RTC is an entirely embedded function, without the external I/Os needing to be specified. All its controls and output data are accessed internally, and its accuracy depends entirely on the oscillator source being used – defined elsewhere. Therefore, no RTC performance parameters need to be defined here.

Table 3-44 shows RTC performance.

#### Table 3-44 RTC performance when using calRC, XO, and 32 kHz performance

| Parameter                | Commonts to an ditions                                              | S    | l loit |      |      |
|--------------------------|---------------------------------------------------------------------|------|--------|------|------|
|                          | Comments/conditions                                                 | Min  | Тур    | Max  | Unit |
| RTC tuning resolution    | With known calibrated source                                        | _    | 3.05   | _    | ppm  |
| RTC tuning Range         |                                                                     | -192 | _      | +192 | ppm  |
| RTC accuracy (off)       | Using CalRC as RTC source with good phone battery                   | _    | _      | 200  | ppm  |
| RTC accuracy (off)       | Using CalRC as RTC source with qualified coincell only              | 5 -  | _      | 200  | ppm  |
| RTC accuracy (phone off) | 19.2 XO as RTC source                                               | _    | _      | 24   | ppm  |
| RTC accuracy (phone on)  | 19.2 XO as RTC source                                               | _    | _      | 24   | ppm  |
| RTC accuracy             | 32 kHz crystal over the phone off temperature range (-30°C to 60°C) | -    | _      | 100  | ppm  |
| SMPL (XO)                | With a 2.2 μF capacitor (0402 4.7 μF derated 1/2)                   | 2    | _      | _    | s    |
| SMPL (RC)                | With a 2.2 μF capacitor (0402 4.7 μF derated 1/2)                   | 2    | _      | _    | s    |

With the PM8921 CS, the target for RTC accuracy when running off calRC is 50 ppm.

#### 3.7.5 Overtemperature protection (smart thermal control)

The PMIC includes overtemperature protection in stages, depending upon the level of urgency as the die temperature rises:

- Stage 0 normal operating conditions (less than 105°C).
- Stage 1 105°C to 120°C; an interrupt is sent to the MSM or QSC device without shutting down any PMIC circuits.
- Stage 2 120°C to 140°C; an interrupt is sent to the MSM or QSC device and high-current drivers (backlight drivers, LED drivers, etc.) are shut down.
- Stage 3 greater than 140°C; an interrupt is sent to the MSM or QSC device and the PMIC is completely shut down.

Temperature hysteresis is incorporated such that the die temperature must cool significantly before the device can be powered on again. If any start signals are present while at Stage 3, they are ignored until Stage 0 is reached. When the device cools enough to reach Stage 0 and a start signal is present, the PMIC will power up immediately.

### 3.8 User interfaces

In addition to housekeeping functions, the PMIC also includes these circuits in support of common handset-level user interfaces: an 8-channel light pulse generator; current drivers (and control signals for external current drivers); vibration motor driver; one-touch headset controls and microphone bias outputs; external switch detectors; an  $8 \times 8$  keypad interface; enable; joystick interface.

All parameters associated with user interface functions are specified in the following subsections.

## 3.8.1 Light pulse generator

The PMIC includes a light pulse generator (LPG) circuit that can be used to control *fun* lights to flash multiple colors in a variety of patterns – from a constant torch mode to a user-programmed pattern. The pattern timing is generated by pulse-width modulator (PWM) circuits.

Since this function is entirely embedded within the PMIC, performance specifications are not appropriate. Instead, the *MSM8960 Chipset Training – PM8921 Power Management Training Topics* (80-N1622-25) provides descriptions of the available features – the number of independent patterns, the types of patterns available, PWM clock rates and resolutions, pattern synchronization, looping, and so on.

The LPG outputs can be used to control the on-chip current drivers, or to control external current drivers through up to three GPIOs (discussed in Section 3.8.2).

The LPG channels are assigned as follows:

| Channel | Usage     |
|---------|-----------|
| 1       | GPIO24    |
| 2       | GPIO25    |
| 3       | GPIO26    |
| 4       | KYPD_DRV  |
| 5       | LED_DRV0  |
| 6       | LED_DRV1  |
| 7       | LED_DRV2  |
| 8       | VIB_DRV_N |

# 3.8.2 LPG controllers (digital driver outputs)

Up to three GPIOs can be configured as LPG controllers: pins D9 (GPIO\_26 = LPG\_DRV3), E8 (GPIO\_25 = LPG\_DRV2), and E7 (GPIO\_24 = LPG\_DRV1). Output characteristics (voltage levels, drive strength, etc.) were defined in Section 3.4.

The PWM frequency is

The PWM duty cycle is (PWM value)/512 in 9-bit mode and (PWM value[5:0])/64 in 6-bit mode.

### 3.8.3 Current drivers

Three types of current drivers are available:

- A keypad driver that can operate of f+5 V with programmable settings to 300 mA
- Three LED drivers to operate off V<sub>DD</sub> with programmable settings to 40 mA
- One automatic trickle charging indicator that operates off V<sub>DD</sub> at a fixed 5 mA

Current driver performance specifications are listed in Table 3-45.

Table 3-45 Current driver performance specifications

| Parameter                                                                                                               | Comments                         | Min         | Тур             | Max             | Units          |
|-------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------|-----------------|-----------------|----------------|
| Common to all drivers                                                                                                   | A Ch. Civ                        | "           |                 | ll .            | И              |
| Current accuracy                                                                                                        | Any programmed value             | -20         | -               | +20             | %              |
| Headroom <sup>1</sup>                                                                                                   | Any programmed value             | 500         | -               | _               | mV             |
| Keypad driver                                                                                                           |                                  |             |                 |                 |                |
| Output current                                                                                                          | Programmable in 20 mA increments | 0           | -               | 300             | mA             |
| Power supply voltage                                                                                                    |                                  | _           | 5.00            | 5.25            | V              |
| Power supply current Normal operation Off, from supply voltage Off, at driver output pin                                | At max output current            | -<br>-<br>- | 200             | 250<br>100      | μA<br>nA<br>nA |
| Output current                                                                                                          | Programmable in 2 mA increments  | 0           | _               | 40              | mA             |
| Power supply voltage                                                                                                    |                                  | _           | V <sub>DD</sub> | _               | V              |
| Power supply current Normal operation Off, from supply voltage Off, at driver output pin  ATC current driver (shared wi | th LED DRV0 N)                   | _           | 65<br>20<br>1   | 80<br>100<br>50 | μA<br>nA<br>nA |
| Output current (fixed)                                                                                                  | /                                | _           | 5               | _               | mA             |

Table 3-45 Current driver performance specifications (cont.)

| Parameter             | Comments             | Min | Тур | Max | Units |
|-----------------------|----------------------|-----|-----|-----|-------|
| Current accuracy      | Any programmed value | -30 | -   | +30 | %     |
| Headroom <sup>1</sup> | Any programmed value | 800 | _   | _   | mV    |

<sup>1.</sup> Lowest output voltage while still meeting the current accuracy specification.

### 3.8.4 Vibration motor driver

The PMIC supports silent incoming call alarms with its vibration motor driver. The vibration driver is a programmable voltage output that is referenced to  $V_{DD}$ ; when off, its output voltage is  $V_{DD}$ . The motor is connected between  $V_{DD}$  and the VIB\_DRV\_N pin.

Performance specifications for the vibration motor driver circuit are listed in Table 3-46.

Table 3-46 Vibration motor driver performance specifications

| Parameter                                                                               | Comments                                                                                                                                              | Min       | Тур    | Max       | Units   |
|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----------|---------|
| Output voltage (V <sub>m</sub> ) error <sup>1</sup><br>Relative error<br>Absolute error | $V_{DD} > 3.2 \text{ V}; I_m = 0 \text{ to } 175 \text{ mA};$ $V_m \text{ setting} = 1.2 \text{ to } 3.1 \text{ V}$ Total error = relative + absolute | -6<br>-60 | _<br>_ | +6<br>+60 | %<br>mV |
| Headroom <sup>2</sup>                                                                   | I <sub>m</sub> = 175 mA                                                                                                                               | -         | _      | 200       | mV      |
| Short circuit current                                                                   | VIB_DRV_N = V <sub>DD</sub>                                                                                                                           | 225       | _      | 600       | mA      |

The vibration motor driver circuit is a low-side driver. The motor is connected directly to V<sub>DD</sub>, and the voltage across the motor is V<sub>m</sub> = V<sub>DD</sub> - V<sub>out</sub>, where V<sub>out</sub> is the PMIC voltage at VIB\_DRV\_N.

### 3.8.5 One-touch headset control and MIC bias

The headset send/end detect (HSED) circuits communicate the wired headset's send/end button state to the MSM or QSC device through an interrupt. This design allows for simultaneous detection of both normally open (NO) and normally closed (NC) microphone switch types, or allows both a NO button press/release and a headset insertion/removal to be detected.

Three pins support this function: N9, N10, and N11 (HSED\_BIAS1, HSED\_BIAS2, and HSED\_BIAS0). In addition to the detection capabilities, each pin also provides the bias voltage for a microphone.

Pertinent performance specifications are listed in Table 3-47.

Table 3-47 HSED and MIC bias performance specifications

| Parameter                   | Comments | Min | Тур | Max | Units |
|-----------------------------|----------|-----|-----|-----|-------|
| HSED functions              |          |     |     |     |       |
| Detection accuracy, NO case |          | -10 | -   | +10 | %     |
| Detection accuracy, NC case |          | -20 | _   | +20 | %     |

Adjust the programmed voltage until the lowest motor voltage occurs while still meeting the voltage accuracy specification. This lowest motor voltage (V<sub>m</sub> = V<sub>DD</sub> - V<sub>out</sub>) is the headroom.

Table 3-47 HSED and MIC bias performance specifications (cont.)

| Parameter                | Comments                          | Min | Тур | Max  | Units |
|--------------------------|-----------------------------------|-----|-----|------|-------|
| MIC bias functions       | ·                                 |     | •   | •    | •     |
| Output voltage           | Power source is VREG_L5           | _   | 1.8 | -    | V     |
| Output voltage accuracy  |                                   | -3  | -   | +3   | %     |
| Output current           |                                   | 20  | -   | 1500 | μA    |
| Output load regulation   | Voltage drop vs. load current     |     |     |      |       |
| at 600 μA vs. 20 μA load |                                   | _   | _   | 20   | mV    |
| at 1.5 mA vs. 20 µA load |                                   | -   | _   | 50   | mV    |
| Noise (227 µA load)      | A-weighted; 0.1 μA load capacitor | _   | -   | 8    | μVrms |
| Load capacitor           | Required external component       | 0.1 | _   | 1.0  | μF    |

#### 3.8.6 External switch detection

Any unused or *floating* GPIO (designated as GPIO\_XX in this document) can be configured as an external switch detector. This is essentially a Schmitt-triggered input with a selectable pull-up or pull-down. Input and output characteristics (voltage levels, drive strength, etc.) were defined in Section 3.4. There are no detector-specific performance specifications.

# 3.8.7 Keypad interface

GPIOs can be configured to implement a keypad interface supporting a matrix of up to 18 rows by 8 columns. Performance specifications that are specific to the keypad interface are listed in Table 3-48.

Table 3-48 Keypad interface performance specifications

| Parameter         | Comments                          | Min  | Тур  | Max   | Units |
|-------------------|-----------------------------------|------|------|-------|-------|
| Supply voltage    |                                   | _    | 1.8  | _     | V     |
| Load capacitance  |                                   | 5    | 10   | 15    | pF    |
| Sense lines       |                                   | ll . | ll . | l .   |       |
| Pull-up current   |                                   | 20.8 | 31.5 | 42.2  | μΑ    |
| Pull-down current |                                   | 400  | 600  | 800   | μΑ    |
| Key-stuck delay   | Number of 32 kHz cycles = 325,000 | 7.94 | 9.92 | 13.60 | sec   |
| Drive lines       |                                   |      |      |       |       |
| Drive strength    | Open-drain outputs                | _    | 0.6  | _     | mA    |

# 3.8.8 Joystick support

Joystick support requires four *floating* GPIOs (designated as GPIO\_XX in this document) configured as digital outputs plus one MPP (MPP\_05) configured as an analog input to the analog multiplexer. Pertinent performance specifications are available in the following sections:

Digital I/O characteristics
 GPIO-specific characteristics
 Section 3.4
 Section 3.10

■ Analog multiplexer and ADC Section 3.7.1 and Section 3.7.2

■ MPP-specific characteristics Section 3.11

### 3.9 IC-level interfaces

The IC-level interfaces include poweron circuits; the SSBI; interrupt managers; UIM detection and level translators; UART multiplexing; and power amplifier controls. All parameters associated with these IC-level interface functions are specified in the following subsections. GPIO and MPP functions are also considered part of the IC-level interface functional block, but they are specified in their own sections (Section 3.10 and Section 3.11, respectively).

## 3.9.1 Poweron circuits and the power sequences

Dedicated circuits continuously monitor several events that might trigger a poweron sequence. If any of these events occur the PMIC circuits are powered on, the handset's available power sources are determined, the correct source is enabled, and the MSM or QSC device is taken out of reset.

Which regulators are included during the initial poweron sequence is determined by the hardware configuration controls (OPT\_1, OPT\_2, and OPT\_3) as defined in Section 3.9.2. An example sequence is shown in Figure 3-7.

The inputs to the poweron circuits are basic digital control signals that must meet the input voltage level requirements stated in Table 3-4. The KPD\_PWR\_N and CBLPWRx\_N inputs are pulled-up to an internal voltage. The external outputs (PON\_RESET\_N and EXT\_SMPS\_EN) must meet the output voltage level and current drive requirements stated in Table 3-4. Additional poweron circuit performance specifications are listed in Table 3-49. More complete definitions for time intervals included in Table 3-49 are provided in the MSM8960 Chipset (RTR860X, PM8921, WCD9310, WCN3660) Schematics and Design Guidelines (80-N1622-5).

Table 3-49 Poweron circuit performance specifications

| Parameter                              | Comments                        | Min | Тур | Max | Units |
|----------------------------------------|---------------------------------|-----|-----|-----|-------|
| Internal pull-up resistor <sup>1</sup> | At KPD_PWR_N and CBLPWRx_N pins | 150 | 200 | 250 | kΩ    |
| KPDPWR_N pull up voltage               |                                 | _   | 1.8 | _   | V     |
| CBLPWR_N pull up voltage               |                                 | _   | 0.8 | _   | V     |

Table 3-49 Poweron circuit performance specifications (cont.)

| Parameter                            | Comments                                           | Min        | Тур  | Max   | Units |
|--------------------------------------|----------------------------------------------------|------------|------|-------|-------|
| Sequence time intervals <sup>2</sup> |                                                    |            |      |       |       |
| t(reg1)                              | Poweron event to first regulator on <sup>4</sup>   | _          | 6    | 10    | ms    |
| t(reg)                               | Time for reg to settle before next enable          | 100        | 128  | 500   | μs    |
| t(settle)                            | Regulator settling time <sup>5</sup>               | 20         | _    | 500   | μs    |
| t(xo)                                | XO regulator enable to valid XO pulses             | _          | 15   | _     | ms    |
| t(reset1)                            | Last regulator on to PON_RESET_N = H               | 10         | 20   | 30    | ms    |
| t(pshold)                            | PS_HOLD timeout                                    | 133        | 200  | 300   | ms    |
| t(reset0)                            | PON_RESET_N = L to first regulator in group 0 off  | 6.7        | 10.0 | 15    | ms    |
| t(reg0)                              | Time between regulator shutdowns                   | 0.6        | 1    | 1.4   | ms    |
| t(psholdoff)                         | Delay from PSHOLD dropping to PON_RESET_N dropping | <u>5</u> - | 60   | 90    | μs    |
| Regulator accuracy                   | To continue poweron sequence                       | 4          | 7    | 9     | %     |
| Debounce timer <sup>3</sup>          | (1)                                                | 16         | _    | 10256 | ms    |

- 1. This internal resistor is pulled up directly to an internal voltage net (dVdd).
- 2. All time intervals are derived from the divided-down XO clock source (32.7645 kHz typical); their tolerances are set accordingly. See Figure 3-7 for further discussion.
- 3. This is the delay between a triggering event (such as a keypad press) and the corresponding interrupt. The value is programmable.
- 4. The first regulator turn-on time t(reg1) depends on the bandgap reference decoupling capacitor at REF\_BYP. The specified value is based on 0.1 μF. This time does not include the default 16 ms keypad debounce and the 16 ms UVLO debounce timers. If these debounce timers are increased, then the t(reg1) value will also increase.
- 5. Each regulator will settle to within its stated *regulator accuracy* within the stated *regulator settling time*. The regulators are turned on and off in the orders illustrated in Figure 3-7.



Figure 3-7 Example high-level power sequence timing diagram for PM8921 IC when paired with MSM8960 IC (OPT1 = VDD, OPT2 = Hi-Z, OPT3 = VDD)

# 3.9.2 SSBI and the interrupt managers

The SSBI is a bidirectional digital signal that meets the voltage and current level requirements stated in Table 3-4.

Three interrupt managers support modem, ADC, and USB functions, and report on numerous conditions, conveying realtime and latched status signals to the MSM or QSC device, thereby supporting the interrupt processing of those devices. The interrupt managers are mostly embedded functions; the three interrupt outputs meet the voltage and current level requirements stated in

Table 3-4. Most other control and status data are accessed via SSBI, supplemented by dedicated, realtime controls where needed.

# 3.9.3 UIM support

The PMIC includes level translators that enable an MSM or QSC device interface to the phone-level UIM/UICC connector. The three signals (data, clock, and reset) are routed using GPIOs and MPPs (Table 3-50).

Table 3-50 UIM signal paths

| PM8291 IC pin | Function         |
|---------------|------------------|
| GPIO27        | UICC1_RESET_CONN |
| GPIO28        | UICC2_RESET_CONN |
| GPIO29        | UICC1_CLK_MSM    |
| GPIO30        | UICC1_CLK_CONN   |
| GPIO31        | UICC2_CLK_MSM    |
| GPIO32        | UICC2_CLK_CONN   |
| GPIO36        | UICC1_RMV_DET_N  |
| GPIO37        | UICC2_RMV_DET_N  |
| MPP1          | UICC1_DATA_MSM   |
| MPP2          | UICC1_DATA_CONN  |
| MPP3          | UICC2_DATA_MSM   |
| MPP4          | UICC2_DATA_CONN  |

All seven I/Os abide by the voltage and current specifications given in Table 3-4. Voltage translation options are listed within Table 2-1.

# 3.9.4 UART multiplexing

The PMIC includes two 3-to-1 multiplexers for routing three phone-level UART interfaces to a single MSM or QSC device interface; one multiplexer for the Rx path and one for the Tx path. The associated I/Os are implemented using GPIOs, and they abide by the voltage and current specifications given in Table 3-4.

Table 3-51 lists the UART functions of the PM8921 device pins.

Table 3-51 PM8921 UART functions

| PM8921 device pin | Function |
|-------------------|----------|
| GPIO_21           | UART_TX1 |
| GPIO_22           | UART_TX2 |
| GPIO_23           | UART_TX3 |
| GPIO_33           | UART_RX1 |
| GPIO_34           | UART_RX2 |
| GPIO_35           | UART_RX3 |

Table 3-51 PM8921 UART functions (cont.)

| PM8921 device pin | Function  |
|-------------------|-----------|
| GPIO_08           | UART_M_TX |
| GPIO_38           | UART_M_RX |

# 3.10 General-purpose input/output specifications

The 44 general-purpose input/output (GPIO) ports are digital I/Os that can be programmed for a variety of configurations (Table 3-52). Performance specifications for the different configurations are included in Table 3-4.

**NOTE** Unused GPIO pins should be configured as inputs with 10 μA pull-down.

Table 3-52 Programmable GPIO configurations

| Configuration type | Configuration description                                                                                                                                |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Input              | <ol> <li>No pull-up</li> <li>Pull-up (1.5, 30, or 31.5 μA)</li> <li>Pull-down (10 μA)</li> <li>Keeper</li> </ol>                                         |  |  |
| Output             | Open-drain or CMOS Inverted or non-inverted Programmable drive current; see Table 2-1 for options                                                        |  |  |
| Input/output pair  | Requires two GPIOs. Input and output stages can use different power supplies, thereby implementing a level translator. See Table 2-1 for supply options. |  |  |

Most GPIOs have a high-Z poweron default. Before they can be used for their desired purpose they need to be configured for use. Some GPIOs have non-high Z defaults in order to support certain poweron cases. These GPIOs can then only be used for their intended purpose (unless the alternate purpose can tolerate the poweron default conditions) and are described in Table 3-53.

Table 3-53 Special GPIO default state details

| Pin name | Function name        | GPIO feature | GPIO | GPIO/MPP poweron default                                    |
|----------|----------------------|--------------|------|-------------------------------------------------------------|
| GPIO_40  | External regulator 1 | ER1          | 0    | Logic output VIN0: VPH_PWR (~3.6 V) High drive highZ_en = 0 |
| GPIO_41  | External regulator 2 | ER1          | 0    | Logic output VIN2: S4 (1.8 V) High drive highZ_en = 0       |

Table 3-53 Special GPIO default state details (cont.)

| Pin name | Function name | GPIO feature | GPIO | GPIO/MPP poweron default                                    |
|----------|---------------|--------------|------|-------------------------------------------------------------|
| GPIO_27  | UICC1 reset   | UICC1_RST    | 0    | Logic output VIN0: VPH_PWR (~3.6 V) High drive highZ_en = 0 |
| GPIO_28  | UICC2 reset   | UICC2_RST    | 0    | Logic output VIN0: VPH_PWR (~3.6 V) High drive highZ_en = 0 |
| GPIO_30  | UICC1 clock   | UICC1_CLK    | 0    | Logic output VIN0: VPH_PWR (~3.6 V) High drive highZ_en = 0 |
| GPIO_32  | UICC2 clock   | UICC2_CLK    | 0    | Logic output VIN0: VPH_PWR (~3.6 V) High drive highZ_en = 0 |

GPIOs are designed to run at a 4 MHz rate to support UART applications. The supported rate depends upon the load capacitance and IR drop requirements. If the application specifies load capacitance (like UART applications), then the maximum rate is determined by the IR drop. If the application does not require a specific IR drop, then the maximum rate can be increased by increasing the supply voltage and adjusting the drive strength according to the actual load capacitance.

Table 3-54 lists output voltages for different driver strengths.

Table 3-54 VOL and VOH for different driver strengths

|                |                             | Minimum load current |                        |                      |  |
|----------------|-----------------------------|----------------------|------------------------|----------------------|--|
| Supply voltage | VOL, VOH                    | Low-strength driver  | Medium-strength driver | High-strength driver |  |
| 1.8 V          | VOH = VDD - 0.3 V = 1.5 V   | 0.15 mA              | 0.6 mA                 | 0.9 mA               |  |
|                | VOL = 0.3 V                 |                      | 0.0 1114               | 0.5 111A             |  |
| 2.6 V          | VOH = VDD - 0.45 V = 2.15 V | 0.3 mA               | 1.25 mA                | 1.9 mA               |  |
|                | VOL = 0.45 V                | 0.5 IIIA             | 1.23 111               |                      |  |
| 2.85 V         | VOH = VDD - 0.4 V = 2.45 V  |                      | 1.1 mA                 | 1.7 mA               |  |
|                | VOL = 0.4 V                 | 0.0 111/1            | 1.1110                 | 1.7 111/4            |  |
| 3.3 V          | VOH = VDD - 0.45 V = 2.85 V | 0.3 mA               | 1.4 mA                 | 2.1 mA               |  |
|                | VOL = 0.45 V                | 0.0 IIIA             | 1.7 111/4              | 2.1111/5             |  |

# 3.11 Multipurpose pin specifications

The PM8921 IC includes 12 multipurpose pins (MPPs), but they can be configured for any of the functions specified within Table 3-55.

All MPPs are high-Z (set as disabled current sinks) except MPP\_02 and MPP\_04, which are pulled low by default for use with UIM1 and UIM2. MPP\_05 supplies 1.25 V from REF\_BYP for the modem reference voltage.

Table 3-55 Multipurpose pin performance specifications

| Parameter                  | Comments                                                             | Min                     | Тур  | Max                   | Units |
|----------------------------|----------------------------------------------------------------------|-------------------------|------|-----------------------|-------|
| MPP configured as digital  | input <sup>1</sup>                                                   |                         |      | *                     | 1.    |
| Logic high input voltage   |                                                                      | 0.65·V <sub>YY1</sub>   | _    | _                     | V     |
| Logic low input voltage    |                                                                      | _                       | _    | 0.35·V <sub>YY1</sub> | V     |
| MPP configured as digital  | output <sup>2</sup>                                                  | 09                      |      |                       |       |
| Logic high output voltage  | I <sub>out</sub> = I <sub>OH</sub>                                   | V <sub>YY2</sub> - 0.45 | _    | V <sub>YY2</sub>      | V     |
| Logic low output voltage   | I <sub>out</sub> = I <sub>OL</sub>                                   | 0                       | _    | 0.45                  | V     |
| MPP configured as bidirec  | tional I/O <sup>3</sup>                                              |                         |      |                       |       |
| Nominal pull-up resistance | Programmable range <sup>4</sup>                                      | 1                       | _    | 30                    | kΩ    |
| Maximum frequency          | 36 36                                                                | 200                     | _    | _                     | kHz   |
| Switch on resistance       | 2. 1                                                                 | _                       | 20   | 50                    | Ω     |
| Power supply current       | 2: 00                                                                | _                       | 6    | 7                     | μA    |
| MPP configured as analog   | input (analog multiplexer input)                                     | *                       |      | -                     | Į.    |
| Input current              |                                                                      | _                       | -    | 100                   | nA    |
| Input capacitance          | 4,                                                                   | _                       | -    | 10                    | pF    |
| MPP configured as analog   | output (buffered VREF output)                                        | -                       |      | <del>-!</del>         |       |
| Output voltage error       | -50 μA to +50 μA                                                     | -                       | -    | 12.5                  | mV    |
| Temperature variation      | Due to buffer only; does not include VREF variation (see Table 3-21) | -0.03                   | -    | +0.03                 | %     |
| Load capacitance           |                                                                      | _                       | _    | 25                    | pF    |
| Power supply current       |                                                                      | _                       | 0.17 | 0.20                  | mA    |
| MPP configured as level tr | anslator                                                             | <u> </u>                |      | 1                     |       |
| Maximum frequency          |                                                                      | 4                       | -    | _                     | MHz   |

<sup>1.</sup> V<sub>YY1</sub> is the programmable supply voltage from which digital input thresholds are referenced; options are listed in Table 2-1. Other specifications are included in Table 3-4.

<sup>2.</sup> V<sub>YY2</sub> is the programmable supply voltage from which digital output thresholds are referenced; options are listed in Table 2-1. Other specifications are included in Table 3-4. The input and output supply voltages can be different.

<sup>3.</sup> MPP pairs are listed in Table 3-56.

<sup>4.</sup> Pull-up resistance is programmable to values of 1 k, 10 k, 30 k, or open.

Table 3-56 MPP pairs

| MPP# | Pin# |                  | MPP# | Pin# |
|------|------|------------------|------|------|
| 1    | D13  | < <del>-</del> > | 2    | E13  |
| 3    | F13  | <->              | 4    | D14  |
| 5    | E14  | < <del>-</del> > | 6    | F14  |
| 7    | R14  | < <del>-</del> > | 8    | P13  |
| 9    | P14  | <->              | 10   | R15  |
| 11   | P15  | < <del>-</del> > | 12   | N15  |

In addition, there are four analog input only pins (AMUX1 through AMUX4) that can be used for purposes such as PA\_THERM, BATT\_ID, BATT\_THERM, and HW\_ID.

## 4 Mechanical Information

The PM8921 IC mechanical specifications are presented in this chapter, including physical dimensions, visible markings, ordering information, moisture sensitivity level, and thermal characteristics. Additional details pertaining to these topics are included in the *BGA Package User Guide* (80-V2560-1), available for download at <a href="https://support.cdmatech.com">https://support.cdmatech.com</a> (CDMATech Support Website).

### 4.1 Device physical dimensions

The PM8921 IC is available in the 251-pin nanoscale package (251 NSP) that includes dedicated ground pins for improved grounding, mechanical strength, and thermal continuity. The 251 NSP package has a 7.8 mm by 7.8 mm body with a maximum height of 0.88 mm. Pin A1 is located by an indicator mark on the top of the package and by the ball pattern when viewed from below.

Click the link below to download the 251 NSP outline drawing (NT90-N2703-1) from the CDMA Tech Support website.

https://downloads.cdmatech.com/qdc/drl/objectId/09010014814f1f50

Clicking the link above will take you directly to the CDMA Tech Support website (https://support.cdmatech.com), prompting a document download for that specific drawing (assuming you have permission to view it).

#### Subscribing to a drawing

To be notified about changes to a drawing, you can subscribe to it. Click the **Help** button to download the latest revision of *Using CDMATech Support Documents and Downloads User Guide* (80-V7273-1), which includes general subscription instructions.

## 4.2 Device marking



Figure 4-1 PM8921 device marking (top view - not to scale)

Table 4-1 Part marking line descriptions

| Line | Marking  | Description                                                                                                                                                                                                                                                                                    |
|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | QUALCOMM | Qualcomm name or logo                                                                                                                                                                                                                                                                          |
| 2    | PM8921   | Qualcomm product name                                                                                                                                                                                                                                                                          |
| 3    | FXXXXXXX | F = supply source code  F = A (SMIC, Fab1, China)  F = B (GF, Fab 3, Singapore)  XXXXXXX = traceability number                                                                                                                                                                                 |
| 4    | AXYWWPRR | A = assembly site code  A = F (ASE, South Korea)  A = U (Amkor, Shanghai)  A = V (STATSChipPAC, Shanghai)  X = traceability number  Y = single-digit year code  WW = work week (based on calendar year)  P = product configuration code (see Table 4-2)  RR = product revision (see Table 4-2) |

Additional lines may appear on the part marking for some samples; this is manufacturing information that is only relevant to Qualcomm and Qualcomm suppliers.

**NOTE** For complete marking definitions of all PM8921 IC revisions, refer to the *PM8921 Power Management IC Device Revision Guide* (80-N1060-4).

#### 4.3 Device ordering information

This device can be ordered using the identification code, shown in Figure 4-2 and explained in this section.



Figure 4-2 Device identification code

An example can be as follows: PM-8921-0-251NSP-TR-02-0.

Device ordering information details for all samples available to date are summarized in Table 4-2.

Table 4-2 Device identification code/ordering information details

| PM8921<br>variant | Product configuration code ( <i>P</i> ) | Product<br>revision<br>( <i>RR</i> ) | Sample<br>type | Known issues                                   |  |
|-------------------|-----------------------------------------|--------------------------------------|----------------|------------------------------------------------|--|
| PM8921            | 0                                       | 02                                   | ES             | See Chapter 3 of the PM8921 Power Management I |  |
|                   | 0                                       | 03                                   | ES2            | Device Revision Guide (80-N4420-4).            |  |

Table 4-3 Source configuration code

| S value | F value = A | F value = B | F value = C |
|---------|-------------|-------------|-------------|
| 0       | TBD         | TBD         | TBD         |

#### 4.4 Device moisture-sensitivity level

Plastic-encapsulated surface mount packages are susceptible to damage induced by absorbed moisture and high temperature. Qualcomm follows the latest IPC/JEDEC J-STD-020 standard revision for moisture-sensitivity qualification. *The PM8921 devices are classified as MSL3 at TBD°C*. This is the MSL classification temperature, which is defined as the minimum temperature of moisture sensitivity testing during device qualification.

Additional MSL information is included in:

- Section 5.2 Storage
- Section 5.3 Handling
- Section 7.1 Reliability qualifications summary
- *IC Packing Methods and Materials Specification* (80-VK055-1)

#### 4.5 Thermal characteristics

The PM8921 device in its 251 NSP package has typical thermal resistances as listed in Table 4-4.

Table 4-4 Device thermal resistance

| Parameter            |                            | Comments                                     | Тур | Units |
|----------------------|----------------------------|----------------------------------------------|-----|-------|
| $\theta_{JA}$        | Thermal resistance, J-to-A | Junction-to-ambient (still air) <sup>1</sup> | TBD | °C/W  |
| $\theta_{\text{JC}}$ | Thermal resistance, J-to-C | Junction-to-case <sup>2</sup>                | TBD | °C/W  |

- 1. Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is calculated based upon the maximum die junction temperature and the total package power dissipation; ambient temperature is 85°C.
- 2. Junction-to-case thermal resistance ( $\theta_{JC}$ ) applies to situations in which nearly all the heat flows out the top of the package.

# 5 Shipping, Storage, and Handling

Information about shipping, storing, and handling the PM8921 IC is presented in this chapter. Additional details are available in the *BGA Package User Guide* (80-V2560-1) that can be downloaded from the CDMATech Support Website (<a href="https://support.cdmatech.com">https://support.cdmatech.com</a>).

## 5.1 Shipping

#### 5.1.1 Tape and reel information

The single-feed tape carrier for the PM8921 device is illustrated in Figure 5-1; this figure also shows the proper part orientation. The tape width is 16 mm and the parts are placed on the tape with a 12 mm pitch. The reels are 330.2 mm in diameter with 102 mm hubs. Each reel can contain up to 4000 devices.



Figure 5-1 Carrier tape drawing with part orientation

The carrier tape and reel features are based upon the EIA-481 standard.

Tape-handling recommendations are shown in Figure 5-2.



Figure 5-2 Tape handling

#### 5.1.2 Packing for shipment (including barcode label)

Refer to the *IC Packing Methods and Materials Specification* (80-VK055-1) for all packing-related information, including barcode label details.

#### 5.2 Storage

#### 5.2.1 Storage conditions

The PM8921 devices, as delivered in tape and reel carriers, must be stored in sealed, moisture barrier, anti-static bags. The Qualcomm-calculated shelf life in a sealed moisture bag is 60 months; this value requires an ambient temperature less than 40°C and relative humidity less than 90%.

#### 5.2.2 Out-of-bag duration

The PM8921 device must be soldered to a PCB within its factory floor life of *one week* after opening the moisture barrier bag (MBB).

NOTE The factory must provide an ambient temperature less than 30°C and relative humidity less than 60%, as specified in the IPC/JEDEC J-STD-033 standard.

#### 5.3 Handling

Tape handling was discussed in Section 5.1.1. Other handling guidelines are presented below.

#### **5.3.1** Baking

It is **not necessary** to bake the PM8921 devices if the conditions specified in Section 5.2.1 and Section 5.2.2 have **not been exceeded**.

It is **necessary** to bake the PM8921 devices if any condition specified in Section 5.2.1 or Section 5.2.2 has **been exceeded**. The baking conditions are specified on the moisture-sensitive caution label attached to each bag; refer to the *IC Packing Methods and Materials Specification* (80-VK055-1) for details.

**CAUTION** If baking is required, the devices must be transferred into trays that can be baked to at least 125°C. Devices should not be baked in tape and reel carriers at any temperature.

### 5.3.2 Electrostatic discharge

Electrostatic discharge (ESD) occurs naturally in laboratory and factory environments. An established high-voltage potential is always at risk of discharging to a lower potential. If this discharge path is through a semiconductor device, destructive damage may result.

ESD countermeasures and handling methods must be developed and used to control the factory environment at each manufacturing site.

Qualcomm products must be handled according to the ESD Association standard: ANSI/ESD S20.20-1999, *Protection of Electrical and Electronic Parts, Assemblies, and Equipment*.

Refer to Chapter 7 for the PM8921 device ESD ratings.

## 6 PCB Mounting Guidelines

Guidelines for mounting the PM8921 device onto a printed circuit board (PCB) are presented in this chapter, including land pad and stencil design details, surface mount technology (SMT) process characterization, and SMT process verification. Additional details are available in the *BGA Package User Guide* (80-V2560-1), which can be downloaded from the CDMATech Support Website (<a href="https://support.edmatech.com">https://support.edmatech.com</a>).

The PM8921 device is internally and externally lead-free and RoHS-compliant. Its SnAgCu solder balls use SAC125Ni composition.

NOTE Qualcomm defines its lead-free (or Pb-free) semiconductor products as having a maximum lead concentration of 1000 ppm (0.1% by weight) in raw (homogeneous) materials and end products. Qualcomm package environmental programs, RoHS compliance details, and tables defining pertinent characteristics of all Qualcomm IC products are discussed in the *IC Package Environmental Roadmap* (80-V6921-1).

# 6.1 Land pattern, stencil design, and daisy-chain interconnect drawings

The land pattern and stencil recommendations presented in this section are based upon Qualcomm internal characterizations for SnPb and lead-free solder pastes on a four-layer test PCB and a 127 micron-thick stencil. The PCB land pattern and stencil design for the 251 NSP are the same whether SnPb or lead-free solder is used.

Click the links below to download the 251 NSP land/stencil drawing (LS90-N2703-1) and daisy-chain interconnect drawing (DS90-N2703-1) from the CDMA Tech Support website.

- Land pattern and stencil design https://downloads.cdmatech.com/qdc/drl/objectId/09010014814e39ef
- Daisy-chain interconnect https://downloads.cdmatech.com/qdc/drl/objectId/09010014814e3809

Clicking the links above will take you directly to the CDMA Tech Support website (https://support.cdmatech.com), prompting a document download for the drawings (assuming you have permission to view them).

#### Subscribing to a drawing

To be notified about changes to a drawing, you can subscribe to it. Click the **Help** button to download the latest revision of *Using CDMATech Support Documents and Downloads User Guide* (80-V7273-1), which includes general subscription instructions.

#### 6.2 SMT development and characterization

The information presented in this section describes Qualcomm board-level characterization process parameters. It is included to assist customers when starting their SMT process development; it is not intended to be a specification for customer SMT processes.

**NOTE** Qualcomm recommends that customers follow their solder paste vendor recommendations for the screen-printing process parameters and reflow profile conditions.

Qualcomm characterization tests attempt to optimize the SMT process for the best board-level reliability possible. This is done by performing physical tests on evaluation boards, which may include:

- Peel test
- Bend-to-failure
- Bend cycle
- Tensile pull
- Drop shock
- Temperature cycling

Qualcomm recommends characterizing the land patterns according to each customer's processes, materials, equipment, stencil design, and reflow profile *prior to PCB production*. Review the land pattern and stencil pattern design recommendations in Section 6.1 as a guide for characterization.

Optimizing the solder stencil pattern design and print process is critical to ensure print uniformity, decrease voiding, and increase board-level reliability.

Daisy-chain packages are suitable and available for SMT characterization; ordering information is included in the *BGA Package User Guide* (80-V2560-1).

Reflow profile conditions typically used by Qualcomm for SnPb and lead-free systems are given in Table 6-1.

Table 6-1 Qualcomm typical SMT reflow profile conditions (for reference only)

| Profile stage | Description                           | SnPb (standard) condition limits | Lead-free (high-temp) condition limits |
|---------------|---------------------------------------|----------------------------------|----------------------------------------|
| Preheat       | Initial ramp                          | 3°C/sec max                      | 3°C/sec max                            |
| Soak          | Dry out and flux activation           | 135 to 165°C<br>60 to 120 sec    | 135 to 175°C<br>60 to 120 sec          |
| Reflow        | Time above solder paste melting point | 30 to 90 sec                     | 40 to 90 sec                           |
|               | SMT peak package body temperature     | 230°C                            | 245°C                                  |
| Cool down     | Cool rate – ramp-to-ambient           | 6°C/sec max                      | 6°C/sec max                            |

#### 6.3 SMT peak package body temperature

Qualcomm recommends the following limits during the SMT board-level solder attach process:

- SMT peak package body temperature of 250°C the temperature that should not be exceeded as measured on the package body's top surface
- Maximum duration of 40 seconds at this temperature

Although the solder paste manufacturers' recommendations for optimum temperature and duration for solder reflow should be followed, the Qualcomm-recommended limits must not be exceeded.

### 6.4 SMT process verification

Qualcomm recommends verification of the SMT process prior to high-volume PCB fabrication, including:

- Electrical continuity
- X-ray inspection of the package installation for proper alignment, solder voids, solder balls, and solder bridging
- Visual inspection
- Cross-section inspection of solder joints to confirm registration, fillet shape, and print volume (insufficient, acceptable, or excessive)

# 7 Part Reliability

## 7.1 Reliability qualification summary

Table 7-1 PM8921 IC reliability evaluation

| Tests, standards, and conditions                                                                          | Sample size | Results |
|-----------------------------------------------------------------------------------------------------------|-------------|---------|
| Average failure rate (AFR) in FIT ( $\lambda$ ) failure in billion device-hours HTOL: JESD22-A108-C       | TBD         | TBD     |
| Mean time to failure (MTTF) t = $1/\lambda$ in million hours                                              | TBD         | TBD     |
| ESD – human-body model (HBM) rating JESD22-A114-E                                                         | TBD         | TBD     |
| ESD – charge-device model (CDM) rating JESD22-C101-C                                                      | TBD         | TBD     |
| Latch-up: EIA/JESD78A Temperature = 85°C                                                                  | TBD         | TBD     |
| <b>Moisture resistance test (MRT):</b> J-STD-020-C<br>Reflow at 260 +0/-5°C, MSL = 3                      | TBD         | TBD     |
| Temperature cycle: JESD22-A104-C, Cond. B, 1000 cycles Preconditioning: JESD22-A113-E                     | TBD         | TBD     |
| Un-biased highly accelerated stress test (HAST) JESD22-A118; time = 96 hrs Preconditioning: JESD22-A113-E | TBD         | TBD     |
| <b>High-temperature storage life:</b> JESD22-A103-C<br>Temperature = 150°C; time = 1000 hrs               | TBD         | TBD     |
| Flammability UL-STD-94 (by mold-compound certification)                                                   | TBD         | TBD     |
| Physical dimensions JESD22-B100-B                                                                         | TBD         | TBD     |
| Solder ball shear<br>JESD22-B117A                                                                         | TBD         | TBD     |

#### **Qualification sample description** 7.2

Device characteristics:

PM8921 Device name:

Package type: 251 NSP

Package body size:  $7.8 \text{ mm} \times 7.8 \text{ mm} \times 0.88 \text{ mm}$ 

Lead count: 251

Lead composition: **TBD** 

Processes: 0.18 μ CMOS

Fab sites: **TBD** 

**TBD** Assembly sites:

Solder ball pitch: 0.4 mm